Show simple item record

dc.contributor.advisorPalermo, Samuel
dc.creatorShafik, Ayman Osama Amin Mohamed
dc.date.accessioned2016-07-08T15:09:29Z
dc.date.available2018-05-01T05:48:42Z
dc.date.created2016-05
dc.date.issued2016-02-18
dc.date.submittedMay 2016
dc.identifier.urihttps://hdl.handle.net/1969.1/156875
dc.description.abstractThe growth in worldwide network traffic due to the rise of cloud computing and wireless video consumption has required servers and routers to support increased serial I/O data rates over legacy channels with significant frequency-dependent attenuation. For these high-loss channel applications, ADC-based high-speed links are being considered due to their ability to enable powerful digital signal processing (DSP) algorithms for equalization and symbol detection. Relative to mixed-signal equalizers, digital implementations offer robustness to process, voltage and temperature (PVT) variations, are easier to reconfigure, and can leverage CMOS technology scaling in a straight-forward manner. Despite these advantages, ADC-based receivers are generally more complex and have higher power consumption relative to mixed-signal receivers. The ensuing digital equalization can also consume a significant amount of power which is comparable to the ADC contribution. Novel techniques to reduce complexity and improve power efficiency, both for the ADC and the subsequent digital equalization, are necessary. This dissertation presents efficient modeling and implementation approaches for ADC-based serial I/O receivers. A statistical modeling framework is developed, which is able to capture ADC related errors, including quantization noise, INL/DNL errors and time interleaving mismatch errors. A novel 10GS/s hybrid ADC-based receiver, which combines both embedded and digital equalization, is then presented. Leveraging a time-interleaved asynchronous successive approximation ADC architecture, a new structure for 3-tap embedded FFE inside the ADC with low power/area overhead is used. In addition, a dynamically-enabled digital 4-tap FFE + 3-tap DFE equalizer architecture is introduced, which uses reliable symbol detection to achieve remarkable savings in the digital equalization power. Measurement results over several FR4 channels verify the accuracy of the modeling approach and the effectiveness of the proposed receiver. The comparison of the fabricated prototype against state-of-the-art ADC-based receivers shows the ability of the proposed archi-tecture to compensate for the highest loss channel, while achieving the best power efficiency among other works.en
dc.format.mimetypeapplication/pdf
dc.language.isoen
dc.subjectADC-Based Receiveren
dc.subjectAnalog-To-Digital Converter (ADC)en
dc.subjectBit-Error Rate (BER)en
dc.subjectDecision Feedback Equalizer (DFE)en
dc.subjectDigital Equalizationen
dc.subjectEmbedded Equalizationen
dc.subjectFeed-Forward Equalizer (FFE)en
dc.subjectStatistical Modelingen
dc.subjectSuccessive Approximation Register (SAR)en
dc.subjectTime Interleavingen
dc.titleEqualization Architectures for High Speed ADC-Based Serial I/O Receiversen
dc.typeThesisen
thesis.degree.departmentElectrical and Computer Engineeringen
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorTexas A & M Universityen
thesis.degree.nameDoctor of Philosophyen
thesis.degree.levelDoctoralen
dc.contributor.committeeMemberSilva-Martinez, Jose
dc.contributor.committeeMemberChamberland-Tremblay, Jean-Francois
dc.contributor.committeeMemberEl-Halwagi, Mahmoud
dc.type.materialtexten
dc.date.updated2016-07-08T15:09:29Z
local.embargo.terms2018-05-01
local.etdauthor.orcid0000-0002-4603-771X


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record