Show simple item record

dc.contributor.advisorSánchez-Sinencio, Edgar
dc.creatorAbdul-Latif, Mohammed
dc.date.accessioned2012-02-14T22:19:26Z
dc.date.accessioned2012-02-16T16:15:02Z
dc.date.available2014-01-15T07:05:27Z
dc.date.created2011-12
dc.date.issued2012-02-14
dc.date.submittedDecember 2011
dc.identifier.urihttps://hdl.handle.net/1969.1/ETD-TAMU-2011-12-10281
dc.description.abstractFrequency synthesizers are essential components for modern wireless and wireline communication systems as they provide the local oscillator signal required to transmit and receive data at very high rates. They are also vital for computing devices and microcontrollers as they generate the clocks required to run all the digital circuitry responsible for the high speed computations. Data rates and clocking speeds are continuously increasing to accommodate for the ever growing demand on data and computational power. This places stringent requirements on the performance metrics of frequency synthesizers. They are required to run at higher speeds, cover a wide range of frequencies, provide a low jitter/phase noise output and consume minimum power and area. In this work, we present new techniques and architectures for implementing high speed frequency synthesizers which fulfill the aforementioned requirements. We propose a new architecture and design approach for the realization of wideband millimeter-wave frequency synthesizers. This architecture uses two-step multi-order harmonic generation of a low frequency phase-locked signal to generate wideband mm-wave frequencies. A prototype of the proposed system is designed and fabricated in 90nm Complementary Metal Oxide Semiconductor (CMOS) technology. Measurement results demonstrated that a very wide tuning range of 5 to 32 GHz can be achieved, which is costly to implement using conventional techniques. Moreover the power consumption per octave resembles that of state-of-the art reports. Next, we propose the N-Push cyclic coupled ring oscillator (CCRO) architecture to implement two high performance oscillators: (1) a wideband N-Push/M-Push CCRO operating from 3.16-12.8GHz implemented by two harmonic generation operations using the availability of different phases from the CCRO, and (2) a 13-25GHz millimeter-wave N-Push CCRO with a low phase noise performance of -118dBc/Hz at 10MHz. The proposed oscillators achieve low phase noise with higher FOM than state of the art work. Finally, we present some improvement techniques applied to the performance of phase locked loops (PLLs). We present an adaptive low pass filtering technique which can reduce the reference spur of integer-N charge-pump based PLLs by around 20dB while maintaining the settling time of the original PLL. Another PLL is presented, which features very low power consumption targeting the Medical Implantable Communication Standard. It operates at 402-405 MHz while consuming 600microW from a 1V supply.en
dc.format.mimetypeapplication/pdf
dc.language.isoen_US
dc.subjectmillimeter-waveen
dc.subjectoscillatorsen
dc.subjectLCen
dc.subjectring oscillatorsen
dc.subjectcoupled oscillatorsen
dc.subjectphase locked loopsen
dc.subjectPLLen
dc.subjectMICSen
dc.subjectwidebanden
dc.subjectlow noiseen
dc.titleFrequency Synthesizers and Oscillator Architectures Based on Multi-Order Harmonic Generationen
dc.typeThesisen
thesis.degree.departmentElectrical and Computer Engineeringen
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorTexas A&M Universityen
thesis.degree.nameDoctor of Philosophyen
thesis.degree.levelDoctoralen
dc.contributor.committeeMemberEntesari, Kamran
dc.contributor.committeeMemberZou, Jun
dc.contributor.committeeMemberEl-Halwagi, Mahmoud
dc.type.genrethesisen
dc.type.materialtexten
local.embargo.terms2014-01-15


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record