dc.creator | Dorsey, David Michael | |
dc.date.accessioned | 2013-02-22T20:41:05Z | |
dc.date.available | 2013-02-22T20:41:05Z | |
dc.date.created | 2002 | |
dc.date.issued | 2013-02-22 | |
dc.identifier.uri | https://hdl.handle.net/1969.1/ETD-TAMU-2002-Fellows-Thesis-D66 | |
dc.description | Due to the character of the original source materials and the nature of batch digitization, quality control issues may be present in this document. Please report any quality issues you encounter to digital@library.tamu.edu, referencing the URI of the item. | en |
dc.description | Includes bibliographical references (leaves ). | en |
dc.description.abstract | Whenever digital designs are created, they may contain many logic redundancies. Minimization tools are then used to remove these redundancies. The minimized circuit should be smaller, faster, and cheaper while still behaving like the original circuit. This research will focus on finding non-traditional methods for minimizing multi-level logic circuits. | en |
dc.format.medium | electronic | en |
dc.format.mimetype | application/pdf | |
dc.language.iso | en_US | |
dc.publisher | Texas A&M University | |
dc.rights | This thesis was part of a retrospective digitization project authorized by the Texas A&M University Libraries in 2008. Copyright remains vested with the author(s). It is the user's responsibility to secure permission from the copyright holder(s) for re-use of the work beyond the provision of Fair Use. | en |
dc.subject | computer science. | en |
dc.subject | Major computer science. | en |
dc.title | Detection and removal of functional redundancy in multi-level logic circuits | en |
thesis.degree.department | computer science | en |
thesis.degree.discipline | computer science | en |
thesis.degree.name | Fellows Thesis | en |
thesis.degree.level | Undergraduate | en |
dc.type.genre | thesis | en |
dc.type.material | text | en |
dc.format.digitalOrigin | reformatted digital | en |