Show simple item record

dc.creatorDorsey, David Michael
dc.date.accessioned2013-02-22T20:41:05Z
dc.date.available2013-02-22T20:41:05Z
dc.date.created2002
dc.date.issued2013-02-22
dc.identifier.urihttps://hdl.handle.net/1969.1/ETD-TAMU-2002-Fellows-Thesis-D66
dc.descriptionDue to the character of the original source materials and the nature of batch digitization, quality control issues may be present in this document. Please report any quality issues you encounter to digital@library.tamu.edu, referencing the URI of the item.en
dc.descriptionIncludes bibliographical references (leaves ).en
dc.description.abstractWhenever digital designs are created, they may contain many logic redundancies. Minimization tools are then used to remove these redundancies. The minimized circuit should be smaller, faster, and cheaper while still behaving like the original circuit. This research will focus on finding non-traditional methods for minimizing multi-level logic circuits.en
dc.format.mediumelectronicen
dc.format.mimetypeapplication/pdf
dc.language.isoen_US
dc.publisherTexas A&M University
dc.rightsThis thesis was part of a retrospective digitization project authorized by the Texas A&M University Libraries in 2008. Copyright remains vested with the author(s). It is the user's responsibility to secure permission from the copyright holder(s) for re-use of the work beyond the provision of Fair Use.en
dc.subjectcomputer science.en
dc.subjectMajor computer science.en
dc.titleDetection and removal of functional redundancy in multi-level logic circuitsen
thesis.degree.departmentcomputer scienceen
thesis.degree.disciplinecomputer scienceen
thesis.degree.nameFellows Thesisen
thesis.degree.levelUndergraduateen
dc.type.genrethesisen
dc.type.materialtexten
dc.format.digitalOriginreformatted digitalen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record