Show simple item record

dc.contributor.advisorWalker, D. M. H.
dc.contributor.advisorHu, J.
dc.creatorBhat, Nandan D.
dc.date.accessioned2005-02-17T20:59:15Z
dc.date.available2005-02-17T20:59:15Z
dc.date.created2004-12
dc.date.issued2005-02-17
dc.identifier.urihttps://hdl.handle.net/1969.1/1342
dc.description.abstractBridge fault extractors are tools that analyze chip layouts and produce a realistic list of bridging faults within that chip. FedEx, previously developed at Texas A&M University, extracts all two-node intralayer bridges of any given chip layout and optionally extracts all two-node interlayer bridges. The goal of this thesis was to further develop this tool. The primary goal was to speed it up so that it can handle large industrial designs in a reasonable amount of time. A second goal was to develop a graphical user interface (GUI) for this tool which aids in more effectively visualizing the bridge faults across the chip. The final aim of this thesis was to perform FedEx output analysis to understand the nature of the defects, such as variation of critical area (the area where the presence of a defect can cause a fault) as a function of layer as well as defect size.en
dc.format.extent709351 bytesen
dc.format.mediumelectronicen
dc.format.mimetypeapplication/pdf
dc.language.isoen_US
dc.publisherTexas A&M University
dc.subjectTestingen
dc.subjectdiagnosisen
dc.subjectfault extractionen
dc.subjectbridging faultsen
dc.titleDevelopment of a bridge fault extractor toolen
dc.typeBooken
dc.typeThesisen
thesis.degree.departmentElectrical Engineeringen
thesis.degree.disciplineComputer Engineeringen
thesis.degree.grantorTexas A&M Universityen
thesis.degree.nameMaster of Scienceen
thesis.degree.levelMastersen
dc.contributor.committeeMemberCilingiroglu, U.
dc.contributor.committeeMemberShi, W.
dc.type.genreElectronic Thesisen
dc.type.materialtexten
dc.format.digitalOriginborn digitalen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record