Show simple item record

dc.contributor.advisorHoyos, Sebastian
dc.creatorChen, XI
dc.date.accessioned2010-01-16T00:06:06Z
dc.date.available2010-01-16T00:06:06Z
dc.date.created2009-05
dc.date.issued2010-01-16
dc.identifier.urihttps://hdl.handle.net/1969.1/ETD-TAMU-2009-05-387
dc.description.abstractIn this work, the circuit implementation of the front-end for Frequency Domain (FD) Sampling Receiver is presented. Shooting for two different applications, two transconductance amplifiers are designed. A high linear transconductance amplifier with 25 dBm IIP3 is proposed to form the high resolution and high sampling rate FD receiver. The whole system achieves an overall sampling rate of 2 Gs/s and resolution of 10 bits. Another low noise transconductance amplifier exploiting noise cancelling is designed to build up the FD wireless communication receiver, which is an excellent candidate for Software Define Radio (SDR) and Cognitve Radio (CR). The proposed noise cancelling scheme can suppress both thermal noise and flicker noise at the frontend. The system Noise Figure (NF) is improved by 3.28 dB. The two transconductance amplifiers are simulated and fabricated with TI 45nm CMOS technology.en
dc.format.mimetypeapplication/pdf
dc.language.isoen_US
dc.subjectFrequency Domain Samplingen
dc.subjectHigh SNDRen
dc.subjectNoise Cancellingen
dc.subjectTransconductance Amplifieren
dc.titleDESIGN OF THE TRANSCONDUCTANCE AMPLIFIER FOR FREQUENCY DOMAIN SAMPLING RECEIVERen
dc.typeBooken
dc.typeThesisen
thesis.degree.departmentElectrical and Computer Engineeringen
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorTexas A&M Universityen
thesis.degree.nameMaster of Scienceen
thesis.degree.levelMastersen
dc.contributor.committeeMemberSilva-Martinez, Jose
dc.contributor.committeeMemberLi, Peng
dc.contributor.committeeMemberFink, Rainer
dc.type.genreElectronic Thesisen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record