# IMPROVED CARRIER BLOCKING PROPERTIES OF INTERFACE IN CRYOGENIC PARTICLE DETECTORS # A Thesis by # ABHIRAM DINAVAHI Submitted to the Office of Graduate and Professional Studies of Texas A&M University in partial fulfillment of the requirements for the degree of ## MASTER OF SCIENCE Chair of Committee, Committee Members, Nader Mirabolfathi Philip Hemmer Steven M. Wright Head of Department, Miroslav M. Begovic August 2019 Major Subject: Electrical Engineering Copyright 2019 Abhiram Dinavahi #### ABSTRACT Sensitivity of cryogenic particle detectors suffers from various loss and leakage mechanisms which influence carrier transport in the bulk and interface layers of the detectors. Suppressing- and wherever possible, eliminating- such loss mechanisms is imperative to lowering the noise floor of detectors to enable detection of characteristically weak energy signatures of exotic particle interactions. This work investigates one such loss mechanism— tunneling driven carrier leakage through the interface stack in particle detectors— and focuses on remodeling the stack composition and associated fabrication processes to mitigate such leakage. Measures to improve carrier blocking properties in the interface are explored with an aim to lower the steady state leakage and thereby improve detector sensitivity. This study aims at identifying and implementing measures to combat carrier tunneling through the interface. As part of such efforts, novel distributions of 40nm interface-thickness budget of SiO<sub>2</sub> and poly-crystalline Silicon have been tested for their capabilities of suppressing tunneling mechanisms. This comes as a modification to the previously proposed 20nm+20nm configuration of SiO<sub>2</sub>+pc-Si which, while being a significant improvement over the traditionally used amorphous-Si interface, has still been shown to be inadequate in blocking carriers. Interface processing modifications aimed at suppressing trap-mediated tunneling mechanisms by way of annealing the devices following SiO<sub>2</sub> deposition have been explored. Rapid thermal processing at 600°C has been found to decrease the leakage by over an order of magnitude at 22K, which while being promising, still leaves room for improvement. CO<sub>2</sub> laser annealing has been identified as an option for selectively annealing only the SiO<sub>2</sub> film at high temperatures (~1500°C) thereby leaving the substrate purity uncompromised. Laser annealing has been performed at different power levels and scan speeds to identify the highest usable temperature that does not result in pinhole defects in the film. Room temperature and cryogenic characterization has been performed on these devices to evaluate their carrier blocking properties. At 20K, laser annealed devices have been found to exhibit leakage three orders of magnitude lower than as deposited samples and two orders lower than rapid thermal processed devices. # DEDICATION To my family... #### **ACKNOWLEDGEMENTS** I would like to thank my advisor Dr. Harris for trusting my enthusiasm and giving me the opportunity to work on cryogenic particle detectors, despite minimal academic background in Physics. I would also like to thank him for his constant help and guidance throughout the duration of this work, research-related and otherwise. I would also like to thank my committee members, Dr. Mirabolfathi, Dr. Hemmer and Dr. Wright for agreeing to be on my committee and for their timely responses to my requests. Nearly two and a half years after joining Dr. Harris' team, I am confident my work in this duration will make for a meaningful contribution to cryogenic detector design and for that I would like to thank Michael, Alex, William and everyone else in the team for sharing their knowledge and training me patiently on numerous equipment. I would also like to thank Larry, Sam, Greg, Ethan and the entire AggieFab staff, without whom I would not have been able to complete this work. I would like to thank Prof. Pat Wallace of IDIS department for employing me as his TA and for the numerous occasions in which he went way beyond the ordinary to help me out. Finally, I would like to thank my parents and my brother for their constant support in all my endeavors. Their support cannot be overstated. ## CONTRIBUTORS AND FUNDING SOURCES # **Contributors** This work was supervised by a thesis committee consisting of Dr. H. Rusty Harris [advisor], Dr. Philip Hemmer and Dr. Steven M. Wright of the Department of Electrical and Computer Engineering and Dr. Nader Mirabolfathi of the Department of Physics and Astronomy. All the work conducted for the thesis was completed by the student independently. # **Funding sources** Graduate study was supported by one-time scholarship from the Department of Electrical and Computer Engineering and Graduate Teaching Assistantship from Texas A&M University. This work was also made possible in part by the Department of Energy under Grant Number DE-AC02-76SR00512. Its contents are solely the responsibility of the authors and do not necessarily represent the official views of the Department of Energy. # NOMENCLATURE WIMP Weakly Interacting Massive Particle CDMS Cryogenic Dark Matter Search MOS Metal-Oxide-Semiconductor F-N Fowler-Nordheim F-P Frenkel-Poole TAT Trap Assisted Tunneling pc-Si Poly-crystalline silicon RTP Rapid Thermal Processing # TABLE OF CONTENTS | | | Page | |-------------|---------------------------------------------------------------|------| | ABSTRACT | | ii | | DEDICATION | V | iv | | ACKNOWLE | DGEMENTS | v | | CONTRIBUT | ORS AND FUNDING SOURCES | vi | | NOMENCLA' | TURE | vii | | TABLE OF C | ONTENTS | viii | | | URES | | | LIST OF TAB | ELES | xiii | | | NTRODUCTION | | | 1.1 In | troduction to Dark Matter and WIMPs | 1 | | | etection Approaches | | | | nonon Signal Generation and Measurement | | | | nization Signal Generation and Measurement | | | | utline of this thesis | | | CHAPTER II | INTERFACE LEAKAGE MECHANISMS | 17 | | 2.1 El | lectric Field Calculation in MOS devices | 18 | | 2.2 Tl | hermionic Emission | 22 | | 2.3 D | irect Tunneling | 23 | | 2.4 Fo | owler-Nordheim Tunneling | 26 | | | rap Assisted Tunneling | | | 2.6 Fr | renkel Poole emission | 30 | | CHAPTER III | INTERFACE DESIGN: COMPOSITION AND PROCESSING | 34 | | 3.1 In | terface leakage measurements | 34 | | | odifications to the interface: possibilities and restrictions | | | 3.3 Pr | oposed interface modifications and results | 46 | | CHAPTER | R IV CO2 LASER ANNEALING | 56 | |---------|------------------------------------------------|----| | 4.1 | Temperature calculations for laser irradiation | 58 | | 4.2 | Laser scan parameters | | | 4.3 | Room temperature I-V measurements | | | 4.4 | C-V measurements | 64 | | 4.5 | Cryogenic Measurements | 67 | | СНАРТЕ | R V CONCLUSIONS | 70 | | REFEREN | ICES | 72 | # LIST OF FIGURES | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Figure 1: Direct Detection Landscape: Collaborations, signals measured, and materials used | | Figure 2: Transition Edge in tungsten (adapted from Scott Hertel's dissertation): Biasing the tungsten TES in the transition region results in a sharp transition between zero and non-zero resistance states for very small addition/removal of heat | | Figure 3: a. Generation and collection of the ionization signal in silicon/germanium detectors; b. Image charge generation and leakage at the interface; c. Signal collection through charge amplifier; d. Equivalent circuit model for c9 | | Figure 4: Collection efficiency of ionization signal: (a) Known radiation (λ) is used to calibrate the detector for ionization signal collection. Signal from holes is collected for positive bias voltages and from electrons for negative bias; b. "Absolute Seagull plot": Absolute calibration of the ionization signal efficiency compared to scaled 60keV recoil data of <sup>241</sup> Am (adapted from Arran Phipps' dissertation) | | Figure 5: Charge Noise Power Spectrum for nominally identical charge channels in T1Z1 detector; Intrinsic low frequency noise can be augmented by several noise sources including shot noise, flicker noise and microphonics (adapted from Arran Phipps' dissertation) | | Figure 6: Energy band diagram showing the voltage drops across an MOS structure; energy levels simulated for 20nm W/20nm SiO $_2$ / p-type Si stack with N $_A$ = 1E16 cm $^{-3}$ and V $_G$ = 2V at 300K using Band Diagram Program [13]18 | | Figure 7: Surface Charge, $Q_s$ ; Surface Potential, $\phi_s$ ; oxide voltage, $V_{ox}$ and electric field across the interface, $E_{ox}$ as functions of gate voltage, $V_G$ 21 | | Figure 8: Schottky/Thermionic emission over an energy barrier | | Figure 9: Schottky emission of a. electrons and b. holes at Si/SiO <sub>2</sub> barrier; a. and b. show n-type and p-type Si substrates respectively | | Figure 10: Quantum Mechanical Tunneling through an energy barrier. $\Psi_1$ and $\Psi_3$ correspond to traveling wave functions in regions 1 and 3, whereas $\Psi_2$ represents an evanescent wave function, giving electrons an exponentially decaying probability along $x$ . | | Figure 11: Direct tunneling of electrons and holes in MOS structure | 25 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Figure 12: Theoretical Direct tunneling current density calculated using eq (2.8) through Si/SiO <sub>2</sub> interface for oxide thicknesses of: a. 1nm, b. 2nm and c. 5nm | 26 | | Figure 13: Direct tunneling (left) transforming into Fowler-Nordheim tunneling current (right) in an MOS device as the bias voltage is increased (device pushed further into accumulation) | 27 | | Figure 14: Trap Assisted Tunneling through a barrier | 29 | | Figure 15: Frenkel-Poole emission: Electrostatic potential energy of an ionized atom (left) superimposed onto the energy band of a dielectric in an external electric field (center) resulting in a lowered barrier for trapped carriers (right); $\Delta \Phi_{PF}$ indicates the reduction in the barrier height (energy) because of the trap state being charged | 31 | | Figure 16: Cross-sectional view of detectors developed | 34 | | Figure 17: a. Room Temperature Current-Voltage characteristics with the device configuration: p-Si/SiO2(20nm)/pc-Si(20nm)/W(40nm); also shown in b., c and d. are the J-E relationships to analyze Fowler-Nordheim, Trap-assisted and Frenkel-Poole tunneling mechanisms. Orange overlay shows a straight line fit with the equation and R <sup>2</sup> value for the fit. | | | Figure 18: Leakage in practical MOS devices: a. ideal MOS capacitor model; b. Equivalent circuit model of a practical MOS-C with the DC steady state tunneling path highlighted in red; | 38 | | Figure 19: C-V (left) and G <sub>p</sub> -V (right) data from measurement (C and G <sub>p</sub> normalized with respect to the top contact area) | 39 | | Figure 20: $G_p/\omega$ -V curves a. as measured and b. corrected for $R_s$ using data from Fig 3.4 (C and $G_p$ normalized with respect to the top contact area) | | | Figure 21: $G_p/\omega$ - $\omega$ curves: $G_p/\omega$ plotted as a function of frequency to determine the trap state concentration at different frequencies: Obtained by corrected data from Fig 3.4 for $R_s$ | 41 | | Figure 22: Current-Voltage characteristics of four samples illustrating impact of: change of SiO <sub>2</sub> thickness to 33nm, RTP of 20nm SiO <sub>2</sub> at 600°C and RTP of 33nm SiO <sub>2</sub> at 600°C. | | | Figure 23: Suppression of F-P and TAT upon changing SiO <sub>2</sub> layer thickness from 20nm to 33nm: analysis performed on data shown in Fig 22 | .50 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Figure 24: Suppression of F-P and TAT through Rapid Thermal Annealing: F-P has been nearly eliminated, while TAT has been suppressed | .51 | | Figure 25: Cryogenic characterization (22K) of the fabricated devices | .52 | | Figure 26: MOS device viewed as two series capacitors at cryogenic temperatures | .53 | | Figure 27: Frenkel-Poole analysis at 22K. RTP annealed samples show suppression of F-P through the elimination of regions with slope ~0.2 | | | Figure 28: Absorption coefficient of SiO <sub>2</sub> at 25°C [adapted from [30]] | .56 | | Figure 29: Densifying impact of laser annealing on 45nm SiO <sub>2</sub> film | .60 | | Figure 30: Wet etch rates of SiO <sub>2</sub> for different power levels. Scan speed has been fixed at 1.5cm/s during all laser anneals | .61 | | Figure 31: Microscope images of SiO <sub>2</sub> film: Pinhole formation as a function of laser power. Scan speed has been kept constant at 15mm/s | .62 | | Figure 32: Room Temperature J-V measurements on Ge/SiO <sub>2</sub> /W devices | .63 | | Figure 33: Room temperature I-V characterization: Si/SiO <sub>2</sub> /W devices | .64 | | Figure 34: C-V measurements: impact of laser annealing: Ge/SiO <sub>2</sub> /W devices | .65 | | Figure 35: G <sub>p</sub> -V measurements: impact of laser annealing: Ge/SiO <sub>2</sub> /W devices | .66 | | Figure 36: Comparison of $G_p/\omega$ vs $\omega$ curves for as-deposited and laser annealed devices: Laser annealing demonstrates a decrease in interface trap density | .66 | | Figure 37: Cryogenic I-V Measurements – leakage hits noise floor for T<15K | .68 | | Figure 38: Leakage comparison in as-deposited, RTP annealed and laser annealed devices at 20K | .69 | | Figure 39: Leakage comparison in devices annealed at 10W power at 10mm/s scan speed and 8W-10mm/s scan; increased leakage in the former can be attributed to pinhole formation | .69 | # LIST OF TABLES Page | Table 1: Mathematical formulations of F-N, TAT and F-P tunneling mechanisms35 | |-------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | #### CHAPTER I #### INTRODUCTION Numerous collaborations are actively involved in cryogenic detector development today searching for exotic particles and particle interactions: dark matter candidates, neutrino-less double beta decay and coherent neutrino-nucleus scattering to name a few [1]. Since the work presented in this thesis has been carried out primarily based on efforts directed towards detection of dark matter candidates called Weakly Interacting Massive Particles (WIMPs), they are used as the generic example throughout this thesis to describe detection principles wherever necessary. This choice helps preserve simplicity, considering that the outcomes of this research do not necessarily depend on the exact particle interaction being sought; the focus is on factors influencing collection of the signal generated during an interaction event rather than the physics of the event itself. ## 1.1 Introduction to Dark Matter and WIMPs Astronomers began picking evidence of dark matter nearly 80 years ago when they noticed that the observed masses of galaxies were too low to justify the measured radial speeds of stars in those galaxies [2] [3]. This observation formed the basis for a "missing mass" in the Universe which evaded telescopic detection. Although initially argued to be an artefact of limited resolution of telescopes, gravitational lensing studies and galactic rotation curves have helped established that the missing mass does correspond to matter unknown to mankind. Further, Vera Ruben, in 1980 observed that the radial speeds of stars remained fairly independent of the distance from the center of the galaxy, thus indicating that the extra mass had a concentric distribution about the galactic center and contributed to significantly more mass than regular matter, while extending farther out from the center [4]. Several other studies also have postulated the existence of dark matter and it is now reliably estimated that dark matter constitutes about 83% of the total mass of the Universe. Particles through which dark matter manifests are required to explain the local mass densities while being (at least primarily) non-baryonic and not interacting noticeably with baryonic matter. Dark matter particles are expected to have very low interaction cross-sections, such that annihilation with anti-particles in the early Universe was extremely rare. Supersymmetric models predict dark matter candidates to have huge masses between 10-1000 GeV/c² scale and absence of co-annihilation of particles of such energies requires collision cross-sections of the order of 10<sup>-40</sup> cm². This cross-section corresponds to the weak nuclear force, which makes a Weakly Interacting Massive Particle (WIMP) a prospective candidate for dark matter. An extensive review of the candidates for dark matter and motivation for WIMPs can be found in S. Golwala's dissertation [5]. However, masses well below the 10GeV/c² limit, lighter than 1GeV/c² are being actively pursued based on new theoretical models. Although not much is known on dark matter yet, a summary of the properties understood is as follows (from Scott Hertel's dissertation [6]): Dark Matter is at least primarily non-baryonic and cold (non-relativistic), cannot dissipate energy easily (as baryons do through radiation or by falling into potential wells), is nearly collisionless with both itself and surrounding baryonic matter and is stable over cosmological timescales. # 1.2 Detection Approaches Available knowledge on dark matter helps develop models for dark matter candidates but narrowing down the plausible candidates and developing a comprehensive understanding of the nature and properties of dark matter requires experimental data. Hence, design and development of dark matter detectors has been a very important area of research for over three decades now. Dark matter detection (or the detection of any particle, for that matter) involves the search for energy or momentum signatures of particle interactions. The philosophy behind design of detectors primarily comprises three approaches based on the signal pursued: Collider experiments employing particle accelerators, Indirect detection and Direct detection. It needs to be emphasized that these detection approaches are often complementary to each other, in that collider-based experiments have good sensitivity for WIMPs at low mass scale, while direct detection studies have better sensitivity for larger mass WIMP models, hence keeping all approaches prospective. **Particle accelerators** like the Large Hadron Collider search for WIMPs in the form of missing momentum during event reconstruction. Collision-based detection is complicated by the fact that it searches for a missing signal, which requires extensive collection of all processes in the collider and then isolating non-WIMP processes. Also, not all WIMP models developed can be probed using colliders, not to mention the models yet to be conceived. **Indirect detection** experiments look for co-annihilation signatures and hence, naturally, are focused at probing regions with large expected dark matter density. However, before an energy signature can be attributed to a WIMP interaction, every other baryonic process must be ruled out thus demanding extensive knowledge of the baryonic portion of the region being probed. Also, regions of large dark matter density also happen to have large baryonic matter density which can result in WIMP signatures being swamped by radiative processes involving ordinary matter. **Direct Detection** techniques are based on the premise that the search for energy signatures of dark matter candidates need not necessarily be carried out through observation of far-away galaxies; it can be done on the Earth (or anywhere else in the Universe, for that matter) just as convincingly since WIMPs, if exist, are expected to be everywhere. WIMPs of ~100GeV mass have an expected flux of ~ $5x10^4$ particles per cm<sup>2</sup> per second on the Earth which makes it reasonable to assume that the interaction of a WIMP with a detector placed on the Earth eventually occurs, however low the collision cross-sections of WIMPs may be. However, the primary issue remains the sensitivity of the detectors- or rather the lack of it- to detect this interaction. The detector is exposed to multiple sources of radiation on the surface of the Earth which can interact with the detector more often and more energetically, thus potentially swamping the WIMP signal (if any). This requires that the detector be shielded effectively from sources of radioactivity and radiation, making underground mines (e.g. Soudan mine and Jinping underground laboratory in China) suitable locations to place the detectors. Even after eliminating interaction events from undesirable sources through effective shielding, the detectors themselves house several carrier trapping and leakage mechanisms, which sets the noise floor of the detector and thereby its sensitivity. WIMPs passing through the detector can interact with electrons or nuclei. Elastic electron recoils of WIMPs are extremely weak and only deposit energies of ~10eV, while elastic nuclear recoils can result in energies as high as 10keV, provided the mass of the WIMP matches the atomic mass of the detector (more on this in Section 3.2) [7]. Direct detection experiments collect the signal from such recoils and distinguish electron recoils from nuclear recoils to determine the energy of the interacting particle. Figure 1: Direct Detection Landscape: Collaborations, signals measured, and materials used Energy deposited in a detector by any interaction event results in one or more of the following signals: 1. Phonons released from the vibration of lattice (wiggling of the nucleus and Joule heating of the detector as carriers drift trough the detector) 2. Scintillation from photons released upon de-excitation of electrons excited by the interaction event and 3. Ionization signal generated from the primary electrons (and holes) liberated during the interaction and subsequent secondary electrons released as the primary electrons are accelerated across the detector. Direct detection experiments can choose to detect one or more of these signals and the choice of the detector material and design methodology accordingly depend on the signals being pursued. Figure 1 illustrates different collaborations involved in direct detection experiments, the signals pursued by each and the popular material choice(s) for the detector (adapted from Ben Shank's dissertation [8]). ## 1.3 Phonon Signal Generation and Measurement Collection of phonon signal constitutes a very important role in several large collaborations involved in direct detection efforts. Phonon signal collection at room temperature is not feasible due to thermal vibrations and thermodynamic limitation on energy resolution ( $\Delta E = \sqrt{k_B T^2 C}$ ; C is the specific heat of the detector, $k_B$ , the Boltzmann constant and T, the temperature). In the early 1990's, cryogenic particle detectors have emerged as the solution to overcome both these problems: thermal lattice vibrations are lower at low temperatures resulting in a lower phonon noise floor and specific heat of Debye materials scales as $C \propto MT^3$ (M being the mass) at low temperatures, which results in an appreciably larger temperature change for a given heat deposition. However, it needs to be acknowledged that the motivation for cryogenic detectors comes from several factors not limited to the phonon signal collection; lower electrical noise at low temperatures also forms a very important factor in operating detectors at sub-milli-kelvin temperatures. Phonons generated by the particle interaction event form only a (small) portion of the total phonon signal; the usually-more-significant contribution comes from secondary phonons, also called Luke phonons for being borne out of the Luke-Neganov amplification technique [9]. Primary electrons released from the event are accelerated across the detector using high bias voltages, which result in large electric fields. These electrons gain kinetic energy as they are accelerated by external fields and the energy lost to lattice collisions results in vibration of the lattice thereby generating Luke phonons. Luke phonons, along with primary phonons, constitute the phonon signal. It needs to be emphasized that primary phonons result from the energy deposition characteristics of the interaction event, while Luke phonons depend on the external bias voltage. Hence, strengthening the phonon signal can be realized only through Luke phonons. Recombination of electrons and holes created in the indirect band-gap substrate of the detector forms another important source of phonons in detectors. Sensing the phonon signal in the form of a temperature change has serious limitations, primarily because a large volume, while being desirable to achieve a large detector mass, results in a lowered temperature change for a given phonon signal, thereby increasing the energy threshold. Also, as phonons scatter, they decay into phonons of lower energies and the process continues uninhibited as phonons can relax all the way to zero energy. Hence, the phonon signal can be lost to "thermalization" in the substrate as a consequence of phonons decaying into a large number of child phonons each carrying an infinitesimal energy, too small to be resolved and detected. Upon thermalization in the substrate, phonons lose critical information like the location, type and timing of the event. Hence, it is desirable to sense the phonon signal "athermally" before the large heat capacity of the detector (with a very large volume) ends up consuming the phonon signal to increase the temperature [6]. Sensing of the phonon signal is achieved through Bogoliubov quasiparticles, which are long lived excited states that can be excited from phonons and can eventually transfer their energy into appropriate sensors. A brief discussion of phonon sensing has been provided in Section 3.2. Description and discussion of Bogoliubov quasiparticles can be found in extensive detail in several dissertations on CDMS experiments. Transition Edge Sensors (TES) are used for "Quasiparticle trapping". TES are superconductors and hence, their electrical resistance is highly sensitive to temperature when biased near their superconducting transition temperature. The TES, which is voltage biased, responds to addition (removal) of heat by a marked increase (decrease) of resistance, which in turn translates into a significant decrease (increase) in current drawn from the voltage source. Thus, the change in the current flowing through the TES serves as a measurement that allows accurate calculation of energy deposited in the form of heat, i.e. phonon signal. Figure 2: Transition Edge in tungsten (adapted from [6]): Biasing the tungsten TES in the transition region results in a sharp transition between zero and non-zero resistance states for very small addition/removal of heat # 1.4 Ionization Signal Generation and Measurement This thesis primarily focuses on direct detection experiments involving ionization signal measurement. The energy deposited by an interaction event in the bulk of a detector liberates valence electrons from the nucleus involved in the interaction thereby contributing to primary electrons. However, this signal is typically weak and needs to be amplified to be measurable. Luke-Neganov amplification is once again the technique used, similar to the amplification of phonon signal. Figure 3: a. Generation and collection of the ionization signal in silicon/germanium detectors; b. Image charge generation and leakage at the interface; c. Signal collection through charge amplifier; d. Equivalent circuit model for c. As described in section 1.3, primary electrons are accelerated by a large external field and these electrons drift across the detector. As these electrons drift, lattice collisions lead to Joule heating of the detector generating Luke phonons, while electron interactions result in more valence electrons being excited and influenced by the electric field. As more electrons are pulled out of the valence band and accelerated, electron collisions become more frequent, thereby amplifying the electrical signals. Electrons released through transfer of energy from accelerated primary electrons are called secondary electrons. Both the primary and secondary electrons (and holes) constitute the ionization signal. The substrate is electrically frozen at extremely low temperatures thus keeping the thermal electrical noise to a minimum. The detector is voltage biased such that ideally, no current flows in steady state and any interaction event that generates electrons and holes results in the carriers being accelerated towards the electrical contacts while generating secondary carriers in the process. The carriers drift until they reach the interface layer where they accumulate and force an image charge to appear on the other *face* of the interface to maintain charge balance. In a p-type substrate, this scenario can be visualized as holes accumulating on one face of the interface, thus creating an image positive charge accumulation on the other face. This accumulation of positive charge draws electrons from the power source to counter the charge imbalance arising from the positive image charge thus causing a current flow in the biasing circuit. Hence, ideally, a current flow is only observed when an interaction event occurs, and the electrons and holes generated during that event cause a change in the steady state charge stored on the interface. However, in practice, several loss and leakage mechanisms exist in the detector, some preventing the carriers from reaching the interface and others, contributing to steady state leakage, effectively affecting the ionization signal collection. The next section introduces few mechanisms contributing to ionization signal loss in the detector and interface leakage. # 1.4.1 Ionization signal loss mechanisms Carriers generated in the bulk of the detector need to travel through the substrate until they reach the interface and then accumulate thereby inducing an image charge and subsequent current flow. However, in practical detectors, trap states exist throughout the detector, acting as localized regions of low potential energy. Hence, a carrier drifting through the detector towards an electrical contact can fall into a potential well and not be able to readily climb out of it until it gains the energy required to surmount the well. In such cases, an interaction event will not be registered correctly since the current flow measured in the external bias circuit does not adequately account for the total ionization signal generated in the detector. Several factors can contribute to trap states in the substrate the most common being semiconductor defects such as vacancies, interstitials and point defects. Ultra-pure crystals with impurity concentrations the same order of magnitude as the intrinsic carrier concentration of the semiconductor are being developed for modern detector experiments. The primary motivation behind this is to minimize carrier scattering off impurity sites which act as trap states for the primary and secondary electrons and holes. However, whether the individual donor and acceptor concentrations are on the same order as the intrinsic carrier concentration (i.e. $N_A \sim N_D \sim n_i$ ) or if the difference of the donor and impurity concentrations gives a net impurity concentration comparable to $n_i$ (i.e. $|N_A - N_D| \sim n_i$ ) is still under debate. Figure 4 shows the absolute calibration of the ionization signal efficiency [10]. This plot is called the "seagull plot" indicating a saturation in the signal collection efficiency at higher voltages and considerable loss at lower voltages. The Absolute Seagull plot reveals that the efficiency of holes saturates close to 90%, while that of electrons remains lower. Several factors contribute to the missing efficiency, important examples being traps in the substrate and steady state leakage current from the bulk of the detector not being an ideal dielectric. An important side note is that a larger efficiency for holes is one of the reasons for using p-type material as the substrate for PPC (p-type Point Contact) detectors. Figure 4: Collection efficiency of ionization signal: (a) Known radiation (λ) is used to calibrate the detector for ionization signal collection. Signal from holes is collected for positive bias voltages and from electrons for negative bias; b. "Absolute Seagull plot": Absolute calibration of the ionization signal efficiency compared to scaled 60keV recoil data of <sup>241</sup>Am (adapted from Arran Phipps' dissertation) Although substrate losses are usually the result of trap states borne out of lattice defects, several exotic mechanisms also have considerable contribution to the overall noise observed in cryogenic detectors. An example for an exotic trap is the overcharged trap states, D<sup>-</sup> and A<sup>+</sup>, where a donor atom, instead of donating an electron, accepts an electron or an acceptor ends up donating an electron (i.e. accepting a hole) thereby assuming an overcharged state [11]. Impurity sites get converted from shallow traps to deep traps due to being overcharged and the carriers which fall these into potential wells (almost as deep as the semiconductor band gap) cannot climb out easily. Also, several noise sources exist that contribute to spurious responses in the detector. These noise sources range from cosmogenic particles to impurity traces within the detector to radioactive particle generation (e.g. beta decay of Tritium releases electrons with end point energy of 18.6keV, thus mimicking/swamping recoil signal from low mass WIMPs). # 1.4.2 Ionization signal interface leakage As described earlier, ionization signal collection is mediated through image charges generated on the surface of the interface in response to carriers accumulating at the semiconductor/insulator interface. Hence, in the steady state, current should ideally be drawn only when an interaction event creates carriers which drift across the detector under an electric field set up by external bias. However, in practice, the interface in detectors cannot perfectly block all carriers; some carriers "leak" through the electrically insulating interface to reach the metal contacts thereby registering a current reading. Replacing the amorphous-Si interface currently being used in CDMS with an MOS structure has been shown to improve the carrier blocking significantly [12]. However, as described later in Section 3.1, we show that significant leakage still exists, necessitating process modifications. Identifying processing steps to further decrease the leakage in MOS interface forms the motivation for this thesis. The dominant mechanism for carrier leakage through the interface is quantum mechanical tunneling and is described in Chapter-2. Figure 5 (adapted from Arran Phipps' dissertation) shows the charge noise power spectrum for T1Z1 detector. Noise in electrical measurements in detectors comes from several sources: Johnson thermal noise in the bias and feedback resistors in the charge amplifier, shot noise due to DC currents set up between electrodes at different voltages, microphonics due to parasitic capacitance between signal carrying cables, open loop amplifier voltage and current noise being some of the most notable noise sources [10]. Figure 5: Charge Noise Power Spectrum for nominally identical charge channels in T1Z1 detector; Intrinsic low frequency noise can be augmented by several noise sources including shot noise, flicker noise and microphonics (adapted from Arran Phipps' dissertation) Considering that the measurements are not considerably plagued by environmental (extrinsic) noise, (which is a reasonable argument as explained in Matt Pyle's dissertation [7]), the intrinsic low frequency noise floor of the semiconductor/interface boundary can be seen to be have serious contribution to the overall noise and rises steeply for frequencies below 1kHz. Hence, for DC measurements, the noise floor is significantly large, which impedes signal collection. # 1.5 Outline of this thesis The aim of this thesis is to find ways to combat carrier leakage through the interface and improve its carrier blocking properties thus helping lower noise floor, one of the biggest challenges in present detector design. Improvement in interface entails suppressing conduction under steady state conditions of the detector such that a reading corresponds to an interaction event. On that note, how low of a leakage level is low enough? Ideally, it is desirable to have no carrier leakage through the interface for any bias voltage. However, in practical terms, smothering the steady state current flow until interactions hitherto undetected because of being swamped by the leakage component of current start showing up forms the motivation for this thesis. Chapter-2 discusses various mechanisms of leakage resulting from carrier tunneling through an energy barrier. Analysis of current density and electric field (J-E) relationships to identify localized regions (in voltage) where any given tunneling mechanism dominates conduction is presented. Ways to combat different tunneling mechanisms are discussed and fabrication processes that help simultaneously suppress multiple mechanisms are identified in Chapter-3. The results from I-V and C-V characterization of devices fabricated using these processing steps are also presented. Chapter-4 deals with CO<sub>2</sub> laser annealing to improve carrier blocking parameters of the interface. The influence of laser scan parameters on the interface film quality is discussed and the results from I-V and C-V characterization of laser annealed devices is presented and compared to devices with as-deposited films. Finally, Chapter-5 presents the conclusions of this work and future applications in detector design. #### CHAPTER II #### INTERFACE LEAKAGE MECHANISMS The primary purpose of the interface stack in an MOS structure is to act as an electrical insulator to develop and sustain an electric field across the device while drawing negligibly small current. In electronic devices like MOSFETs, this property is exploited for achieving a very high input impedance and for controlling current flow in the transistors through a third terminal, the Gate, which ideally does not itself draw current (and hence, does not consume power in idle state). The purpose of dielectric interface in detectors is to enable the collection of image charges rather than the carriers generated from the event themselves, while being significantly better at blocking carriers than amorphous-Si layer being presently used by CDMS. Analysis of different tunneling mechanisms dominating conduction at different voltage ranges requires extraction of relationship between current density and electric field. Calculation of electric field in MOS devices is discussed in Section 2.1. It needs to be kept in mind that this analysis of E-field fails at cryogenic temperatures where the substrate behaves as an insulator due to being electrically frozen, resulting in the gate voltage being shared between the oxide and semiconductor regions in the inverse ratio of their capacitances. However, this section is still necessary, since analysis of room temperature I-V measurements, being quick, inexpensive and sufficiently representative of cryogenic measurements, help easily verify the effectiveness of modifications being implemented. As will be discussed in this chapter, trap-mediated leakage mechanisms scale with temperature, which means that demonstrating a suppression of leakage current at room temperature also indicates a decreased leakage at cryogenic temperatures. Devices which show interesting characteristics at room temperature can then be characterized at cryogenic temperatures. ## 2.1 Electric Field Calculation in MOS devices Calculating the electric field profile in an MOS device is complicated by the relationship between surface charge (charge at the semiconductor-dielectric interface) and gate voltage applied between the metal contacts sandwiching the semiconductor and insulator. The gate voltage can hence be understood to be expended in four major components: 1. To overcome the built-in potential, $V_{FB}$ 2. Voltage dropped across the dielectric, $V_{ox}$ 3. Surface potential, $\phi_s$ and 4. Voltage dropped across the substrate, $V_{sub}$ . Hence, Figure 6: Energy band diagram showing the voltage drops across an MOS structure; energy levels simulated for 20nm W/20nm SiO<sub>2</sub>/ p-type Si stack with N<sub>A</sub> = 1E16 cm<sup>-3</sup> and $V_G = 2V$ at 300K using Band Diagram Program [13]. The flat band voltage is the voltage needed to overcome the work function difference between metal contacts and the semiconductor, $\Phi_{m-s}$ and the fixed charge $Q_o$ at the semiconductor/insulator interface. Hence eq (2.1) becomes $$V_G = \left(\frac{\Phi_{m-s}}{q} - \frac{Q_o}{C_{ox}}\right) + V_{ox} + \emptyset_S + V_{sub}$$ (2.2) where $C_{ox}$ is the capacitance of the dielectric (i.e. measured capacitance of the MOS device biased in accumulation). For an ideal dielectric with no surface charge trap states, $Q_o$ becomes zero and flat band voltage hence becomes $\Phi_{m-s}/q$ . Also, the Si substrates used in this research were measured to have a doping concentration of ~1E16 cm<sup>-3</sup> Boron atoms, which results in a resistivity of ~1 $\Omega$ -cm. For a 400 $\mu$ m thick Si substrate with 1mm circular metal contacts on the top, the resistance comes out to be less than $10\Omega$ at room temperature. Hence, the voltage dropped across the substrate is negligible in comparison to the other components in eq (2.2). Also, $$V_{ox} = -\frac{Q_s}{c_{ox}} \tag{2.3}$$ Hence, a simplified version of (2.2) would be $$V_G = -\frac{\Phi_{m-s}}{q} - \frac{Q_s}{C_{ox}} + \emptyset_s \tag{2.4}$$ Calculation of the work function difference is straight forward. However, a relationship between the surface charge $Q_s$ and the surface potential $\phi_s$ which needs to be established to proceed with calculations based on eq (2.4) can be obtained as follows [14]: $$Q_{s} = - \begin{cases} \sqrt{2\epsilon_{Si}\epsilon_{ox}kTp_{p_{o}}}e^{-\frac{q\phi_{s}}{2kT}} & ; \phi_{s} < 0 \\ 0 & ; \phi_{s} = 0 \\ \sqrt{2\epsilon_{Si}\epsilon_{ox}qp_{p_{o}}\phi_{s}} & ; 0 < \phi_{s} < 2\phi_{F} \\ \sqrt{2\epsilon_{Si}\epsilon_{ox}kTn_{p_{o}}}e^{\frac{q\phi_{s}}{2kT}} & ; \phi_{s} > 2\phi_{F} \end{cases}$$ $$(2.5)$$ Here, $\varepsilon_{\rm Si}$ and $\varepsilon_{\rm ox}$ refer to the dielectric constants of the substrate and the dielectric respectively, $p_{p_o}$ and $n_{p_o}$ are the carrier concentrations contributing to surface charge in the regions specified in eq (2.5) and $\phi_{\rm F}$ is the Fermi potential of the semiconductor. The term $p_{p_o}$ can be approximated as the acceptor impurity concentration, $N_{\rm A}$ , assuming complete ionization of the acceptor atoms. Similarly, $n_{p_o}$ is the concentration of majority carriers in the inversion region in deep inversion. Recalling that inversion condition is met when the initially p-type (n-type) substrate develops at the interface, an electron (hole) concentration at least equal to the hole (electron) concentration in the bulk of the substrate, $n_{p_o}$ refers to the electron concentration when it is numerically equal to the hole concentration in the bulk. Hence, $n_{p_o}$ can also be approximated as the ionized donor impurity concentration, $N_{\rm A}$ . Using eq (2.5), surface charge, $Q_s$ can be calculated for every value of surface potential. Once $Q_s$ is known, voltage drop across the dielectric (and thereby, E-field) can be determined through eq (2.3). The results for a p-type Si with $N_A = 10^{16}$ cm<sup>-3</sup> with a device configuration of Si/SiO<sub>2</sub>(33nm)/tungsten(100nm) at room temperature have been shown in Figure 7. Figure 7: Surface Charge, $Q_s$ ; Surface Potential, $\phi_s$ ; oxide voltage, $V_{ox}$ and electric field across the interface, $E_{ox}$ as functions of gate voltage, $V_G$ . Once the Fermi level gets pinned to the valence band or the conduction band, the surface potential only varies negligibly, since the Fermi level cannot go beyond the band edges in Si or Ge MOS structures unless degenerately doped. Hence, the surface potential and the flat band voltage remain almost constant, while the voltage drop in the bulk of the substrate is negligible, meaning that any increase in gate voltage almost entirely reflects as an increase in the oxide voltage. Hence, the electric field in the oxide scales linearly with the gate voltage both in accumulation and inversion. #### 2.2 Thermionic Emission Carriers accumulate at a barrier for the simple reason that they do not have enough energy to surmount the barrier and continue traveling in an applied electric field. However, if the carriers are provided with enough energy, they can climb over the barrier and then drift in the electric field until they find a suitable energy state. This phenomenon is called Thermionic or Schottky emission and is shown in Figure 8. Figure 8: Schottky/Thermionic emission over an energy barrier Thermionic emission is more pronounced at higher temperatures since carriers have greater thermal energy which results in heightened probability for carriers to have enough energy to surmount the energy barrier. The mathematical formulation of thermionic emission can be obtained as [15] $$J = A^* T^2 e^{\left[\frac{-q[\emptyset_B - \sqrt{\frac{qE}{4\pi\epsilon_r\epsilon_o}}]}{kT}\right]}$$ (2.6) where J is the current density from thermionic emission, T is the temperature, $\phi_B$ is the barrier potential (in V, $\phi_B = \Phi_B / q$ , where $\Phi_B$ is the barrier energy in J), E is the electric field across the barrier, $\varepsilon_T$ is the relative dielectric constant of the barrier, k is the Boltzmann's constant and $A^*$ is the effective Richardson constant given by $$A^* = \frac{4\pi q k^2 m^*}{h^3} = \frac{120 m^*}{m_0} \tag{2.7}$$ where m\* is the effective mass of the carrier (electron or hole, depending on the electric field and doping) in the dielectric, m<sub>o</sub> is the free electron mass and h is the Planck's constant. Hence, dielectrics with large energy gap (hence typically large barriers) and low temperatures are favorable conditions to combat thermionic emission. Figure 9: Schottky emission of a. electrons and b. holes at Si/SiO<sub>2</sub> barrier; a. and b. show n-type and p-type Si substrates respectively For an Si/SiO<sub>2</sub> interface, the energy band diagrams favorable for thermionic emission of holes and electrons are shown in Figure 9. The barrier height for electrons is lower than for holes which means thermionic emission of electrons occurs for lower voltages (and/or temperatures) than for holes. However, the barrier (for both holes and electrons) is large enough to prevent thermionic emission of carriers through the Si/SiO<sub>2</sub> interface in detectors at cryogenic temperatures. # 2.3 Direct Tunneling An MOS device with p-type (n-type) substrate biased in accumulation results in accumulation of holes (electrons) at the semiconductor/insulator interface thus contributing to surface charge. Classically, none of the accumulated charges should be able to make their way through the insulator into the metal. However, carriers have a finite probability of crossing an energy barrier, which results in a leakage path that gives rise to non-zero current in steady state when an MOS device is biased at a constant voltage in accumulation. In MOSFETs, this manifests in the form of a non-zero gate current where ideally, the gate current should be zero resulting in an infinite input impedance. Figure 10: Quantum Mechanical Tunneling through an energy barrier. $\Psi_1$ and $\Psi_3$ correspond to traveling wave functions in regions 1 and 3, whereas $\Psi_2$ represents an evanescent wave function, giving electrons an exponentially decaying probability along x. Tunneling of carriers across a barrier is a quantum mechanical phenomenon. Electrons have a sinusoidal wave function for their energy state but as they enter a barrier, the wave function decays exponentially due to the lack of available energy states, giving an evanescent profile. However, an available energy state on the far side of the barrier can result in a traveling wave function, which corresponds to a non-zero probability for being occupied by electrons. Since the decay is exponential, quantum tunneling is strongly dependent on the thickness of the barrier; as the barrier thickness increases, tunneling probability decreases [16]. Direct tunneling in MOS devices refers to the phenomenon in which carriers can tunnel from the semiconductor directly into the metal through the dielectric as shown in Figure 11. Figure 11: Direct tunneling of electrons and holes in MOS structure The current density, J resulting from direct tunneling of carriers across the barrier in an MOS device can be calculated as [17]: $$J_{DT} = A \left( \frac{2\phi_B}{V_{ox}} - 1 \right) (E_{ox})^2 \cdot exp\{ \left( \frac{-B}{E_{ox}} \right) \left( 1 - \left[ 1 - \frac{V_{ox}}{\phi_B} \right]^{\frac{3}{2}} \right) \}$$ (2.8) $$A = \frac{q^3}{8\pi h \phi_B}; B = \frac{8\pi \sqrt{2m^*}}{3hq} \phi_B^{3/2}$$ (2.9) where $\phi_B$ is the barrier potential (in V), $V_{ox}$ is the voltage drop across the oxide, $E_{ox}$ is the electric field across the oxide and $m^*$ is the conductivity effective mass of the carriers in the dielectric. Solving eq (2.8) for different gate voltages allows the identification of the dielectric thicknesses, ' $t_{ox}$ ', where direct tunneling plays a dominant role in electrical conduction. The results shown in Figure 12 indicate that direct tunneling is negligible for $t_{ox} > 5$ nm, while at 2nm and lower, it is extremely dominant, with even bias voltages as small as 1V resulting in tunneling large enough to breakdown the dielectric. The SiO<sub>2</sub> film used in this research has thickness upward of 20nm which makes direct tunneling irrelevant. Figure 12: Theoretical Direct tunneling current density calculated using eq (2.8) through Si/SiO<sub>2</sub> interface for oxide thicknesses of: a. 1nm, b. 2nm and c. 5nm ## 2.4 Fowler-Nordheim Tunneling The current density curves from direct tunneling shown in Figure 12 indicate the current peaking at a certain voltage and then reducing for further increase in voltage. This should not be misinterpreted as a decrease in tunneling current at high voltages, it only indicates a decrease in current from direct tunneling. What it actually represents is a transformation of the tunneling current from direct tunneling into a closely related phenomenon called Fowler-Nordheim (FN) tunneling. As the bias voltage is increased, the energy band of the dielectric bends and eventually, one edge of the energy gap of the barrier becomes lower in energy than the Fermi level of the carrier rich region on the other edge as shown in Figure 13. At this point, carriers only have a triangulated barrier to cross, compared to the trapezoidal barrier involved in direct tunneling. The tunneling of carriers through a triangular barrier (whose thickness is lower than the total dielectric thickness) due to high electric field is called Fowler-Nordheim tunneling. Unlike direct tunneling, Fowler Nordheim tunneling can contribute significantly to leakage even for thicknesses up to 20nm for large bias voltages. This is because carriers have a much smaller effective barrier thickness to tunnel through, because of the bent bands. Figure 13: Direct tunneling (left) transforming into Fowler-Nordheim tunneling current (right) in an MOS device as the bias voltage is increased (device pushed further into accumulation) From Figure 12, direct tunneling current has been found to be dominant for $t_{ox}$ <2nm for $V_G$ as low as 0.5V (i.e. electric field intensity of 0.5V/2nm = 0.25GV/cm, neglecting $V_{FB}$ ). Hence, if carriers have an *effective* barrier of thickness less than 2nm with a voltage drop of 0.5V across that effective thickness, significant tunneling occurs. This is where Fowler-Nordheim tunneling becomes dangerous: voltage drop across the dielectric is uniform, meaning a 5V potential across 10nm oxide layer results in voltages as high as 1V across a 2nm section of the dielectric. Hence, highly energetic carriers on the metal side can *see* a barrier as thin as 2nm with an electric field sufficient to result in significant tunneling. Fowler-Nordheim tunneling current density can be calculated as [18]: $$J_{FN} = \frac{q^2}{8\pi\hbar\phi_B} E^2 e^{-(\frac{8\pi\sqrt{2m^*}}{3\hbar qE}\phi_B^{\frac{3}{2}})}$$ (2.10) which can be rewritten as $$ln\left(\frac{J_{FN}}{E^2}\right) = -\frac{8\pi\sqrt{2m^*}}{3hqE} \mathcal{O}_B^{\frac{3}{2}} + ln\left(\frac{q^3}{8\pi h \phi_B}\right)$$ (2.11) Eq (2.11) represents a straight-line relation between $\ln(J/E^2)$ and 1/E with a slope of $-\frac{8\pi\sqrt{2m^*}}{3hq} \phi_B^{\frac{3}{2}}$ and intercept of $\ln(\frac{q^3}{8\pi h\phi_B})$ . Hence, regions in I-V curve dominated by Fowler-Nordheim tunneling can be determined by plotting $\ln(J/E^2)$ vs 1/E and searching for linear regions with the expected slope. Similar to direct tunneling, Fowler-Nordheim tunneling exponentially decreases as the barrier thickness increases. Hence, F-N tunneling can be combated with barriers of large height and thickness. # 2.5 Trap Assisted Tunneling Direct tunneling and Fowler-Nordheim tunneling discussed in sections 2.3 and 2.4 are one-step tunneling processes— carriers tunnel all the way across the barrier in one process. However, an energy state in the dielectric can act as an intermediate state, which facilitates a two-step (or multiple-step) tunneling process. Such energy states are called trap states since they trap carriers drifting in their vicinity. Depending on whether the trap state is inherently neutral or charged, two tunneling mechanisms can occur: Frenkel-Poole (F-P) emission in charged trap states and trap assisted tunneling (TAT) in both neutral and charged trap states. Trap-assisted tunneling, as the name suggests involves carriers tunneling into a trap state in the barrier first and then across the barrier in a second step. There can be more than two intermediate trap states involved: such conduction is called Hopping conduction wherein a carrier gets trapped multiple times at different trap states in the barrier as it eventually makes its way through the barrier. The energy band condition facilitating TAT is shown in Figure 14. Figure 14: Trap Assisted Tunneling through a barrier In TAT, charge carriers tunnel through the barrier until they make their way into the vicinity of the trap state and then lose some of their energy (usually in the form of phonons) and get trapped temporarily. A subsequent tunneling process (multiple processes in hopping conduction) takes the trapped carrier across the barrier into the region with available energy states. The individual tunneling steps are in accordance with the process described in Section 2.3. Tunneling can result when two conditions are satisfied: 1. Two regions, one with a large number of carriers and the other with a large number of available energy states 2. The two regions being separated by a barrier of finite height and thickness [16]. With these two conditions met, a sufficiently large electric field can impart enough energy to the carriers to penetrate the barrier and occupy the available energy states on the farther end of the barrier. Hence, during each tunneling step, the trap state is perceived by the carrier as an available energy state, made difficult to be accessed by the barrier. Once the carrier occupies a trap state, it again has a finite, non-zero probability of tunneling into a more favorable energy state across the barrier; this energy state can be another trap state within the barrier or an available energy state in the material beyond the barrier. Mathematically, Trap assisted tunneling can be written as $$ln(J_{TAT}) \alpha \frac{1}{E} \left[ \frac{-8\pi\sqrt{2qm^*}}{3h} \Phi_t^{1.5} \right]$$ (2.12) where $\phi$ is the energy level of the trap state participating in trap assisted tunneling and m\* is the effective mass of the tunneling carrier in the barrier. Linear regions with a slope of $\left[\frac{-8\pi\sqrt{2qm^*}}{3h}\Phi_t^{1.5}\right]$ in the plot of $\ln(J)$ vs 1/E indicate the gate voltages for which TAT is the dominant conduction mechanism. However, it needs to be emphasized that this equation takes into account only one active trap state. Hence, if multiple trap states exist in the dielectric and allow an intermediate step for carriers drifting across the barrier, this equation does not hold, since each trap state results in a linear $\ln(J_{TAT})$ vs 1/E relation with its own unique slope [19]. ### 2.6 Frenkel Poole emission Trap-assisted tunneling discusses the tunneling process when the trap state is electrically neutral and hence, only acts as an intermediate resting point for the tunneling carriers. However, if the trap state is inherently charged, the tunneling carrier— in the vicinity of the trap— is under the influence of both the electric field from external bias and the localized electrostatic potential of the polarized trap [20]. This can reduce the barrier height the carrier has to climb to thermionically escape the trap state as shown in Figure 15. Figure 15: Frenkel-Poole emission: Electrostatic potential energy of an ionized atom (left) superimposed onto the energy band of a dielectric in an external electric field (center) resulting in a lowered barrier for trapped carriers (right); $\Delta \Phi_{PF}$ indicates the reduction in the barrier height (energy) because of the trap state being charged Tunneling carriers originating from a carrier-rich material get trapped in a charged trap state. However, the barrier height the carriers need to surmount to thermionically escape the trap is lowered as shown in Fig 2.10. This lowered barrier height leads to increased probability of carriers escaping the trap state resulting in Frenkel-Poole emission. This mechanism is only observed under high electric fields, since the field must be strong enough to polarize an atom in the barrier (which is a dielectric in most cases, as the one considered in this thesis). The polarized atom acts as a charged trap state and the potential energy of the trap typically has a sphere of influence of roughly $30A^o$ (i.e. length of about 10 atoms) [21]. It needs to be emphasized that a charged trap state does not preclude trap-assisted tunneling; a carrier which may not be able to surmount a lowered barrier, while being able to tunnel through to another energy state (which can either be across the remainder of the barrier or another trap state within the barrier) can result in TAT current even in charged trap states. Hence, Frenkel-Poole emission requires that the trap states be charged, while TAT can result for both charged and neutral trap states. Frenkel-Poole emission can be formulated as [15]: $$\ln\left(\frac{J}{E}\right) = \sqrt{E} \left[ \frac{q}{kT} \sqrt{\frac{q}{\pi \epsilon_o \epsilon_{ox}}} \right] + \left[ \frac{-q \Phi_t}{kT} + \ln(q \mu N_c) \right]$$ (2.13) where $\phi$ indicates the trap state energy and $N_c$ , $\mu$ are the conductivity density of states and the mobility of the tunneling carrier in the barrier respectively. Hence, a linear region in the plot of $\ln(J/E)$ vs $\sqrt{E}$ with a slope of $\frac{q}{kT}\sqrt{\frac{q}{\pi\epsilon_0\epsilon_{ox}}}$ indicates the range of gate voltages dominated by Frenkel-Poole emission. The slope is a function of temperature, unlike trap-assisted tunneling. Not all the tunneling mechanisms described in this chapter play a significant role in conduction in the devices studied in this work. Thermionic emission is negligible at cryogenic temperatures due to carriers not having enough thermal energy to cross the barrier, not to mention the large barrier at the Si/SiO<sub>2</sub> interface which inhibits thermionic emission even at room temperature. Fowler-Nordheim and direct tunneling are minimized by the fact that the dielectric thickness is over 20nm, which (as explained in Sections 2.3 and 2.4) results in negligible current from these mechanisms. Hence, conduction in our devices primarily results out of trap-mediated tunneling (as shown using I-V characterization in Chapter-3), which provides the motivation to search for measures that minimize the density of trap states at the Si/SiO<sub>2</sub> interface and bulk of SiO<sub>2</sub>. #### CHAPTER III #### INTERFACE DESIGN: COMPOSITION AND PROCESSING The interface proposed to be used in cryogenic particle detectors to replace amorphous-Si comprises of 20nm layer each of SiO<sub>2</sub> and poly-crystalline Silicon (pc-Si) deposited between the substrate and metal contacts. Although this interface is a huge improvement over the previously used amorphous-Si interface, we show the limitations of this interface in carrier blocking in this chapter. Then, we explore new interface composition and microfabrication processes to mitigate the trap state density in the interface to inhibit tunneling. Lowering of leakage through effective carrier blocking is studied through Current-Voltage (I-V) characterization while suppression of trap density is analyzed through Capacitance-Voltage (C-V) characterization. # 3.1 Interface leakage measurements A cross-sectional view of a detector (from ionization collection perspective) has been shown in Figure 4 and presented again in Figure 16. I-V and C-V characterizations of these devices is discussed in Sections 3.1.1 and 3.1.2. Figure 16: Cross-sectional view of detectors developed #### 3.1.1 I-V characterization J-V characterization (J is the current density obtained by normalizing the measured current by the top-contact area) of fabricated devices followed by J-E analysis helps identify dominant tunneling mechanisms responsible for electrical conduction in different voltage ranges. As explained in Chapter-2, direct tunneling and thermionic emission can be ignored as they do not have considerable contribution to conduction in the devices developed. Table-1 summarizes mathematical formulations of tunneling mechanisms (as described in Chapter-2) and helps determine dominant regimes for Fowler-Nordheim, Frenkel-Poole and Trap-Assisted Tunneling mechanisms. Table 1: Mathematical formulations of F-N, TAT and F-P tunneling mechanisms | Tunneling mechanism | Equation | Plot | Slope | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Fowler-<br>Nordheim<br>(F-N) | $\ln\left(\frac{J}{E^2}\right) = \frac{1}{E} \left[ \frac{-8\pi\sqrt{2m^*}}{3hq} \Phi_B^{1.5} \right] + \ln\left(\frac{q^3}{8\pi h \Phi_B}\right)$ | $ \ln\left(\frac{J}{E^2}\right) vs \frac{1}{E} $ | for e <sup>-</sup> : -1.941x10 <sup>8</sup> V/cm<br>for h <sup>+</sup> : -5.126x10 <sup>8</sup> V/cm | | Trap-<br>Assisted<br>(TAT) | $\ln(J) \alpha \frac{1}{E} \left[ \frac{-8\pi\sqrt{2qm^*}}{3h} \Phi_t^{1.5} \right]$ | $ln(J) vs \frac{1}{E}$ | for e <sup>-</sup> : -3.75x10 <sup>7</sup> $\Phi_t^{1.5}$ V/cm<br>for h <sup>+</sup> : -5.2 x10 <sup>7</sup> $\Phi_t^{1.5}$ V/cm | | Frenkel-<br>Poole<br>(F-P) | $\ln\left(\frac{J}{E}\right) = \sqrt{E} \left[ \frac{q}{kT} \sqrt{\frac{q}{\pi \epsilon_o \epsilon_{ox}}} \right] + \left[ \frac{-q\Phi_t}{kT} + \ln(q\mu N_c) \right]$ | $\ln\left(\frac{J}{E}\right) vs \sqrt{E}$ | T=300K: 0.0147 [cm/V] <sup>1/2</sup><br>T=22K: 0.201 [cm/V] <sup>1/2</sup> | Room temperature I-V characterization has been performed on an HP4155B Semiconductor parameter analyzer by sweeping voltage at the top contact while grounding the bottom contact. A 400 $\mu$ m thick p-type Si substrate with a doping density of ~1-2x10<sup>16</sup> cm<sup>-3</sup> (resistivity of 1-5 $\Omega$ -cm) has been used and SiO<sub>2</sub> and poly-crystalline Silicon (pc-Si) have been sputter-deposited. The top and bottom metal contacts have been deposited either through sputtering or e-beam evaporation depending on the metal. The thickness and refractive index of the deposited oxide film have been measured using OceanOptics Nanocalc DUV spectroscopic measurement and the thickness of the metal has been measured using stylus profilometry on Bruker DektakXT surface profiler. Figure 17: a. Room Temperature Current-Voltage characteristics with the device configuration: p-Si/SiO2(20nm)/pc-Si(20nm)/W(40nm); also shown in b., c. and d. are the J-E relationships to analyze Fowler-Nordheim, Trap-assisted and Frenkel-Poole tunneling mechanisms. Orange overlay shows a straight line fit with the equation and $R^2$ value for the fit. The results from I-V testing of p-type Si/20nm SiO<sub>2</sub>/20nm pc-Si/40nm W devices have been shown in Figure 17 (a). Figure 17(b)-(d) show the analysis of Fowler-Nordheim, Trap-assisted tunneling and Frenkel-Poole emission respectively. Blue lines show the curve being plotted and orange overlays indicate the region(s) in which the slope of each curve comes closest to theoretically expected numbers (from Table 1). The J-V curve indicates significant leakage current even for voltages as low as 1V. Also, to be observed is the absence of localized regions with distinct slopes, which indicates the absence of regions dominated by a single tunneling mechanism. The presence of multiple coexistent tunneling processes results in a value of J larger than predicted by the equations in Table 1, resulting in the slopes obtained in the TAT and F-P curves being lower than expected at room temperature (i.e. -5.2E7 $\Phi_t^{1.5}$ and 0.0147 respectively). However, the slope obtained in the F-N curves is several orders of magnitude lower than the theoretically expected value suggesting its absence- and by extension, of direct tunneling- in the devices being tested. This comes as no surprise, since F-N and direct tunneling have been described to play significant roles only in thin films (as explained in Sections 2.3 and 2.4), while the oxide layer alone is 20nm thick in the current interface. Hence, this preliminary data suggests significant leakage from trap-mediated tunneling mechanisms and calls for measures to decrease the density of traps in the dielectric interface. ## 3.1.2 C-V characterization Section 3.1.1 identifies trap mediated tunneling as the dominant conduction mechanism in DC steady state leakage through the current interface configuration in detectors. In this section, we determine the interface trap density using Capacitance-Voltage (C-V) and Parallel Conductance-Voltage ( $G_p$ -V) characterization. The density of interface traps ( $D_{it}$ ) extracted using this analysis can be used as the reference to evaluate the impact of processing modifications introduced in Section 3.2. However, it needs to be emphasized that it is the high frequency interface trap density that can be extracted using this technique; it does not *precisely* represent the density of trap states under DC bias conditions. Also, it is not just the interface trap states that result in trap-mediated tunneling; trap states in the bulk of the dielectric play crucial roles in both F-P and TAT mechanisms. However, we make the case that demonstrating an alleviation of high frequency interface trap states upon annealing indicates an overall decrease in trap state density, which would mean lowered trap-mediated tunneling even for DC bias conditions. An MOS device biased in accumulation behaves as a capacitor and is hence called the MOS-Capacitor. The ideality of this capacitor depends on the ideality of the dielectric used in the MOS structure. A *high-quality* dielectric layer results in a very small conductance, G<sub>tunnel</sub> in parallel with the capacitance, whereas a defect-filled dielectric results in significant leakage, as equivalently described by large G<sub>tunnel</sub>. The equivalent circuit models of ideal and practical MOS capacitors is shown in Figure 18 [22]. Figure 18: Leakage in practical MOS devices: a. ideal MOS capacitor model; b. Equivalent circuit model of a practical MOS-C with the DC steady state tunneling path highlighted in red; C-V and $G_p$ -V measurements performed on p-type Si/30nm SiO<sub>2</sub>/W devices have been shown in Figure 19. Poly-crystalline silicon layer has been omitted in these measurements to enable the study of interface trap density at the Si/SiO<sub>2</sub> interface alone. C-V and $G_p$ -V measurements presented later in this thesis also omit the pc-Si layer for the same reason thereby facilitating a conclusive analysis regarding the improvement in oxide quality and mitigation of trap states at the Si/SiO<sub>2</sub> interface upon annealing. Figure 19: C-V (left) and G<sub>p</sub>-V (right) data from measurement (C and G<sub>p</sub> normalized with respect to the top contact area) The C-V curves shown in Fig 19 show a frequency dependence of the capacitance measurements in accumulation. This frequency dispersion results from the substrate resistance, $R_s$ , which acts as a series component in the C-V measurement. Hence, the measured data needs to be corrected for $R_s$ before additional (more meaningful) data can be extracted. Nicollian-Brews technique is widely used for series resistance correction to C-V and G<sub>p</sub>-V measurements [23][24]. According to this technique, the series resistance and oxide capacitance can be extracted as $$R_S = \frac{G_{m,a}}{G_{m,a}^2 + \omega^2 C_{m,a}^2} \tag{3.1}$$ $$C_{ox} = C_{m,a} \left[ 1 + \left( \frac{G_{m,a}}{\omega C_{m,a}} \right)^2 \right]$$ (3.2) where $C_{m,a}$ and $G_{m,a}$ are the capacitance and conductance respectively in accumulation regime and $\omega$ is the angular frequency of measurement. Once R<sub>s</sub> and C<sub>ox</sub> have been extracted, parallel conductance can be corrected as $$\frac{G_p}{\omega} = \frac{-\omega C_{ox}^2 (R_s C_m^2 \omega^2 + R_s G_m^2 - G_m)}{\omega^4 C_m^2 C_{ox}^2 R_s^2 + \omega^2 (C_{ox}^2 R_s^2 G_m^2 + C_{ox}^2 + C_m^2 - 2C_{ox}^2 R_s G_m - 2C_m C_{ox}) + G_m^2}$$ (3.3) The conductance corrected for $R_s$ using this technique is shown in Figure 20. The corrected $G_p$ -V curves show distinct peaks at each frequency. Figure 20: $G_p/\omega$ -V curves a. as measured and b. corrected for $R_s$ using data from Fig 3.4 (C and $G_p$ normalized with respect to the top contact area) Figure 21: $G_p/\omega$ - $\omega$ curves: $G_p/\omega$ plotted as a function of frequency to determine the trap state concentration at different frequencies: Obtained by corrected data from Fig 3.4 for $R_s$ The interface trap density can be calculated by fitting the $G_p/\omega$ vs $\omega$ curves to the relation $$\frac{G_p}{\omega} = \frac{qD_{it}\omega\tau}{1+(\omega\tau)^2} \tag{3.4}$$ From this relation, D<sub>it</sub> (in #/eV-cm<sup>2</sup>) can be approximated as [25]: $$D_{it} \sim \frac{2.5}{q} \left(\frac{G_p}{\omega A}\right)_{max} \tag{3.5}$$ Hence, the interface trap density can be calculated using Fig 3.6 and eq (3.5) to be 7.3437x10<sup>13</sup> per cm<sup>2</sup>-eV. This number can be used as the reference to evaluate the trap density in devices employing interface modifications suggested in Section 3.2 and thereafter. # 3.2 Modifications to the interface: possibilities and restrictions In Section 3.1.1, the ineffectiveness of the 20nm SiO<sub>2</sub>/20nm pc-Si interface in blocking carriers has been emphasized using the leakage measurements on devices employing this stack. The reason behind leakage has been identified to be trap-mediated tunneling mechanisms, as corroborated by interface trap density calculations from C-V characterization described in Section 3.1.2. In this section, possible modifications to the materials and fabrication processes that result in an interface less vulnerable to leakage are explored. ## **Substrate** The substrate in the devices forms the bulk of the designed detector, where the interaction events are expected to happen. Hence, the choice of a substrate is made so as to maximize the probability of occurrence of an interaction event. The recoil energy of an elastic scattering event is given by $$E_{recoil} = \frac{\mu^2 v^2}{m_N} (1 - \cos \theta_c) \tag{3.6}$$ where $m_N$ is the target nucleus mass, v is the velocity of the interacting particle and $\mu$ is the reduced mass of the particle-nucleus pair [6]. Hence, depending on the expected energy (mass) of a particle, only select few materials are suitable for detector design. For detection of WIMPs, Ge, with an atomic mass of 72.6, is an ideal candidate. Also, in comparison with Si, the biggest advantage of Ge is its larger atomic mass density: Ge has a density of 5.323g/cc, more than twice that of Si (2.329g/cc). A larger mass density means a larger collision cross-section for particles passing through the bulk of the detector, which translates into higher probability of occurrence of an event. Besides these advantages, Ge-73 has a non-zero nuclear-spin of 9/2, which makes it a better candidate than Si, since some WIMP models predict a nuclear-spin dependent collision cross-section [8]. Also, since optical phonon generation in Ge (and Si) is relatively small, most of the recoil energy eventually translates into electron-hole pair generation allowing maximum energy collection in phonon-mediated detection [7]. The substrate used in detectors is extremely *pure*; the impurity level in these crystals is on the order of intrinsic carrier concentration. Hence, any modifications made to interface design and processing must ensure that the substrate properties are not degraded. This imposes restrictions on using processes requiring high temperatures, since such conditions can result in trap state generation in the bulk of the detector. Also, Ge has a relatively low melting point (938°C), which rules out processes involving temperatures higher than 700°C. ## SiO<sub>2</sub> SiO<sub>2</sub> plays a crucial role in the interface, not just for its carrier blocking properties, but also for its lattice match with the materials below and above it: Si or Ge and pc-Si respectively. However, sputtered SiO<sub>2</sub> film has inferior quality due to defects which result in significant leakage as evidenced in Section 3.1. The choice of dielectric need not be confined to SiO<sub>2</sub>; studies using vacuum as the interface have motivated the use of SiO<sub>2</sub> [26]. However, the dielectric must ensure no lattice mismatch of the dielectric with the substrate and pc-Si to prevent defects and trap states at the interface. This thesis focuses on improving the quality of the sputtered SiO<sub>2</sub> film for superior carrier blocking properties rather than looking for a replacement for SiO<sub>2</sub>. We propose two measures for combating the leakage through $SiO_2$ in this thesis: increasing the film thickness from 20nm to 33nm and subjecting the devices to annealing post $SiO_2$ deposition to enable densification and relaxation of the film. Rapid Thermal Processing (RTP) and $CO_2$ laser scanning have been used as the annealing options. A larger thickness of $SiO_2$ improves carrier blocking properties but affects phonon collection adversely. Hence, the total interface thickness ( $SiO_2 + pc$ -Si) is kept below 40nm throughout this thesis. # **Poly-crystalline Si** Poly-crystalline silicon plays a crucial role in phonon collection. To understand its role better, a brief description of phonon sensing is necessary: Phonon signal collection in CDMS detectors is achieved by converting the phonons into a neutral excited state called Bogoliubov quasiparticles, a coherent superposition of an electron state and a hole state [6]. Since these quasiparticles are neutral, electric fields cannot be used to create a potential energy gradient to channel their flow. Hence, the gradient in potential energy is instead achieved by a gradual change in the superconducting transition temperature, $T_C$ of the detector. A change in $T_C$ is accompanied by a corresponding change in the superconducting energy gap, $\Delta$ (where $2\Delta = 3.528k_BT_C$ ). Once a quasiparticle enters a region of lower gap, it cannot climb back into the region with a larger gap, thus enabling the creation a potential energy gradient to channel the motion of these particles. Finally, the quasiparticles thermalize in the sensor allowing collection of the phonon signal. This allows the concentration of phonon signal generated over the entire volume of the detector into a sensor, about 10 billion times smaller in volume. A detailed description of concentrating phonon energy through quasiparticles can be found in Scott Hertel's dissertation. Pc-Si has been found to ensure a smooth transition in the superconducting transition temperature to allow the concentration of phonon signal. Besides facilitating phonon collection, pc-Si also acts as a diffusion barrier for oxygen between SiO<sub>2</sub> and the metal. Hence, despite inferior carrier blocking properties, pc-Si is indispensable in detector design. As explained earlier, the total interface thickness is desired to be kept under 40nm. Hence, since we proposed increasing the SiO<sub>2</sub> thickness to 33nm from 20nm, a compensation in the form of decreasing the pc-Si layer thickness from 20nm to 7nm is proposed. By doing this, the benefits of pc-Si are retained while improving the overall carrier blocking properties of the interface. ## **Metal contacts** The choice of metal contacts in CDMS detectors is primarily influenced by the $T_C$ of the metals to enable phonon signal concentration as described in the previous section. Hence, aluminum and tungsten are used in these detectors to develop a gradual change in $T_C$ , which results in a gradual potential energy gradient. Also, the W layer is achieved as a careful balance between $\alpha$ and $\beta$ phases of W with $T_C$ of 15mK and 600mK respectively, to give a resultant $T_C$ of ~80mK. This thesis focuses only on leakage and its impact on ionization signal collection and hence, allows flexibility in the choice of metal for depositing contacts. The work reported in this thesis has been carried out using tungsten, tantalum or nickel as the metal contacts, so that the backside contact to the p-type substrate is ohmic. The quality of the sputtered SiO<sub>2</sub> film can be improved significantly until the carrier blocking properties of the film become comparable to a thermally grown SiO<sub>2</sub> layer. This forms the goal of this thesis: identifying and implementing measures that alleviate defects in the sputter-deposited SiO<sub>2</sub> film and demonstrate a resultant decrease in carrier leakage. The options explored include Rapid Thermal Processing, discussed in the next section and CO<sub>2</sub> laser annealing discussed in Chapter-4. # 3.3 Proposed interface modifications and results This section discusses two modifications to the current interface design to improve its carrier blocking properties: replacing the 20nm layer of $SiO_2$ with a 33nm layer and to perform a rapid thermal anneal at $600^{\circ}$ C for 30 seconds after $SiO_2$ deposition. Lowered leakage is a direct consequence of a larger dielectric thickness and subsequent annealing ensures relaxation and densification of the sputtered film to decrease the density of trap states both at the interface and in the bulk of the dielectric film. The refractive index of the sputtered $SiO_2$ films has been measured using optical profilometry to be ~ 1.358, which indicates that the deposited film is oxygen deficient and can be better described as $SiO_x$ , where x<2. No significant improvement has been seen upon increasing the partial pressure of $O_2$ in the sputtering chamber, which is not surprising, given the documentation regarding poor quality of sputtered thin films resulting from an inherently amorphous film deposition [27]. The goal of annealing is to achieve a film comparable in quality to a thermally deposited oxide film, characterized by a refractive index of ~1.4614. Annealing post deposition is necessary considering that thermal oxidation is not an option in this work, since the actual detectors employ germanium and SiO<sub>2</sub> cannot be obtained from thermal oxidation of Ge. Before describing the results from these modifications, a brief note about the impact of annealing: SiO<sub>2</sub> thin films (any solid for that matter) are at their lowest energy state when the crystalline lattice is perfectly ordered, i.e. without any lattice defects (vacancies, interstitials etc.). However, sputtering results in metastable amorphous structures rather than crystalline lattice structures. Such amorphous structures lack long range order and consist of defects which can act as trap states for drifting carriers. These defect states can be understood as particles occupying local minima in the energy levels of the solid. Although these particles prefer to occupy a lower energy state, they lack enough energy to surmount the localized energy pit they are stuck in. Hence, a small perturbation in energy in the form of an increase in temperature can result in small displacement of these particles which allows them to wiggle out of the local minima and search for a lower energy state. From the perspective of the entire solid, heating results in particles being provided enough energy to randomly arrange themselves which when followed by slow cooling, results in particles occupying low energy states, thereby lowering the overall energy of the solid, thus alleviating defects. According to statistical mechanics, the probability for an energy level, $E_A$ to be occupied at a temperature T is given by the Boltzmann distribution as $$P_A = \frac{1}{Z} e^{-\frac{E_A}{k_B}T} \tag{3.7}$$ where k<sub>B</sub> is the Boltzmann's constant and Z is the partition function given by $$Z = \sum_{\beta} e^{-\frac{E_{\beta}}{k_B}T} \tag{3.8}$$ Hence, at high temperatures, all energy states have nearly equal probability of occupancy which means it is easy for particles to find a preferential energy state. However, as $T \rightarrow 0K$ , only those energy states with extremely low energy have a non-zero probability of occupancy. Hence, when a solid is heated and cooled down slowly, particles arrange themselves randomly at the higher temperatures and then gradually fall down into progressively lower energy states as the solid cools down resulting in crystallinity in structure [28]. It is important to cool down sufficiently slowly and allow the solid to reach thermal equilibrium at every temperature so that defect states are not frozen into the lattice due to a sudden cool down. As a side note, this concept of particles being provided with sufficient energy and then allowed to find preferential states as the energy is removed motivates a popular optimization algorithm called "Simulated Annealing" [29]. Each of the suggested modifications, namely changing the dielectric thickness and annealing the devices post SiO<sub>2</sub> deposition, has individually shown to minimize tunneling current and as an extension, an interface design employing both these modifications has shown superior carrier blocking properties as illustrated in Figure 22. Sections 3.3.1 and 3.3.2 further explore the individual impact of each of the processing modifications described. Figure 22: Current-Voltage characteristics of four samples illustrating impact of: change of SiO<sub>2</sub> thickness to 33nm, RTP of 20nm SiO<sub>2</sub> at 600°C and RTP of 33nm SiO<sub>2</sub> at 600°C. # 3.3.1 Impact of reconfigured interface Figure 23 shows the impact of replacing 20nm SiO<sub>2</sub> layer with a 33nm layer. It can be clearly seen that a region dominated by Frenkel-Poole emission appears in the J-E analysis of the 33nm SiO<sub>2</sub> sample in the form of a region with slope of 0.0145, which is in agreement with the theoretically expected value of 0.0147 (Table 1). This indicates that voltages which result in both TAT and F-P in 20nm SiO<sub>2</sub> samples (as indicated by absence of expected slope in Figure 17) only result in F-P in the 33nm SiO<sub>2</sub> sample, thus showing suppression of tunneling. Also, the region dominated by F-P in the 33nm SiO<sub>2</sub> samples spreads over a narrow range of voltages thus indicating its suppression at other voltages. The slope in TAT curves in 33nm samples is greater than the 20nm samples, thus implying a lower TAT current in the 33nm device. However, as described in Section 2.5, the slope obtained from ln(J) vs 1/E analysis of I-V data only considers the presence of a single trap state participating in trap-assisted tunneling. The presence of multiple trap states prevents the extraction of regions dominated by TAT using the slope of ln(J) vs 1/E curve. However, the magnitude of ln(J) can be found to be significantly decreased in samples with 33nm $SiO_2$ samples which signifies a decrease in leakage current from TAT. Figure 23: Suppression of F-P and TAT upon changing SiO<sub>2</sub> layer thickness from 20nm to 33nm: analysis performed on data shown in Fig 22 # 3.3.2 Impact of Rapid Thermal Processing Figure 24 explains the impact of an RTP on the carrier blocking properties of the interface stack. Samples were annealed at 200°C, 400°C and 600°C and the results improved with temperature. However, annealing beyond 600°C will be impractical in view of the final application of this study, since Ge has a melting point of 938°C and processing conditions approaching this temperature create additional trap states in the substrate. An analysis similar to the one described for Figure 23 shows that the annealed samples exhibit suppressed F-P and TAT mechanisms. As described in Section 3.3.1 (and can be seen in Fig 23 (left)), a clear region dominated by Frenkel-Poole emission shows up in devices with 33nm SiO<sub>2</sub> when no annealing has been performed. From Fig 24, this can be seen to have been eliminated, as suggested by the lack of a region in the $\ln(J/E)$ vs $\sqrt{E}$ curve with a slope ~0.0145. Hence, RTP results in suppression of F-P tunneling. In the TAT curves, the $\ln(J)$ magnitude can be observed to decrease upon RTP, thereby indicating a suppression of TAT as well. Figure 24: Suppression of F-P and TAT through Rapid Thermal Annealing: F-P has been nearly eliminated, while TAT has been suppressed. # 3.3.3 Cryogenic measurements Although room temperature measurements provide preliminary validation of the impact of remodeling the gate stack composition and processing parameters on the leakage in detectors, cryogenic characterization is necessary to project the value associated with these ideas. Figure 25 shows the current-voltage characteristics of the fabricated devices at 22K. Measurements attempted at 300mK were limited by the system noise floor of the characterization equipment associated with the cryogenic refrigeration system: the crosstalk between manganin wires (that connect the electrical contact pads on devices to external tri-ax cables) sets the noise level in the measurement (close to 0.5pA current at 0.5V with steady increase with bias voltage). Hence, I-V characterization shown in Figure 25 has been performed at 22K, the lowest temperature at which the leakage current was found to appear above the noise floor. Figure 25: Cryogenic characterization (22K) of the fabricated devices Comparison of curves (a) and (c) in Figure 25 shows very similar leakage mechanisms in both samples indicating that leakage in samples with 20nm SiO<sub>2</sub> cannot be effectively suppressed even through a 600°C anneal, thus highlighting the necessity to remodel the configuration of the gate stack. It can be observed that a reconfigured interface stack with rapid thermal annealing added to the process flow helps reduce the leakage by about 15 times at a gate voltage of -10V at 22K. The displacement of the curves along the voltage axis can be explained as a difference in fixed charge densities at Si/SiO<sub>2</sub> interface in different samples. Tunneling analysis at cryogenic temperatures is slightly different from that at room temperature, since the substrate, because of being cooled beyond (or very close to) freezeout, behaves as an insulator rather than a semiconductor. Hence, the SiO<sub>2</sub> layer on top of Si substrate effectively functions as two capacitors in series. Although the thickness of the substrate (400um) is about 4 orders of magnitude higher than that of the $SiO_2$ film (~40nm), the capacitance of the Si substrate cannot be ignored, since the bottom contact of the substrate (~1cm<sup>2</sup>) is over three orders of magnitude greater than the top contact area (~3.5x10<sup>-3</sup> cm<sup>2</sup>). Hence, considerable voltage drop occurs across the substrate, which needs to be accounted for in the E-field calculations. The voltage dropped across the $SiO_2$ layer can be calculated using Fig 26 as $$\frac{V_{SiO_2}}{V_G - V_{FB}} = \frac{C_{Si}}{C_{Si} + C_{SiO_2}} \tag{3.9}$$ Figure 26: MOS device viewed as two series capacitors at cryogenic temperatures Simplifying eq (3.9) gives $$\frac{V_{SiO_2}}{V_G - V_{FB}} = \frac{\frac{k_{Si}}{d_{Si}} r_{bottom}}{\frac{k_{Si}}{d_{Si}} r_{bottom} + \frac{k_{SiO_2}}{d_{SiO_2}} r_{top}}$$ (3.9) where $V_{FB}$ is the flat-band voltage, $k_{Si}$ and $k_{SiO_2}$ are the relative dielectric constants of silicon and $SiO_2$ respectively and $r_{top}$ and $r_{bottom}$ are the radii of the top and bottom contacts respectively. Once $V_{SiO_2}$ is extracted, the electric field across the oxide layer can be determined as $|E_{SiO_2}| = V_{SiO_2}/d_{SiO_2}$ Frenkel-Poole tunneling analysis carried out using these electric field calculations has been shown in Figure 27. The expected slope for F-P emission at 22K is ~0.2014 (Table 1). From Fig 27, regions with this slope can be identified in both samples using 20nm SiO<sub>2</sub>/20nm pc-Si configurations. The slight deviation of the calculated slope from expected slope can be explained as a combination of multiple factors including inaccurate estimation of flat band voltage and bottom contact area. Identification of regions dominated by TAT is once again hindered by the possible existence of multiple trap states. Figure 27: Frenkel-Poole analysis at 22K. RTP annealed samples show suppression of F-P through the elimination of regions with slope $\sim 0.2$ Hence, although RTP at 600°C suppresses tunneling mechanisms, considerable leakage exists even in the annealed samples. This is not completely surprising given that thermal oxidation— which gives the best quality SiO<sub>2</sub> — is usually carried out at temperatures exceeding 1000°C and the annealing temperature during RTP is limited to 600°C. Hence, we look at Laser annealing as described in Chapter-4 as a better annealing option to heat the SiO<sub>2</sub> film to temperatures as high as 1400°C, while keeping the substrate relatively cold. ### **CHAPTER IV** # CO<sub>2</sub> LASER ANNEALING Chapter-3 discusses the impact of annealing on the carrier blocking properties of SiO<sub>2</sub> thin films. Although an RTP at 600°C for 30s is a step in the right direction, there is still room for improvement, as discussed in Section 3.3.3. To recap, the annealing temperature has been limited to 600°C since Ge has a relatively low melting point (938°C) thereby ruling out any processing approaching and exceeding 700°C. However, 600°C is too low a temperature to achieve desirable properties in the SiO<sub>2</sub> layer; the film needs to be annealed at temperatures over 1200°C. Hence, a way of selectively heating the SiO<sub>2</sub> layer while not affecting the Si substrate is needed. This forms the motivation for CO<sub>2</sub> laser annealing. Figure 28: Absorption coefficient of SiO<sub>2</sub> at 25°C [adapted from [30]] The absorption of radiation in a material depends on the absorption coefficient, $\alpha$ of the material at that wavelength, where $\alpha = \frac{4\pi k}{\lambda}$ determines the depth to which the 56 radiation is absorbed. Shown in Figure 28 (adapted from [30]) is the absorption coefficient of SiO<sub>2</sub> for wavelengths up to 12um, which indicates that SiO<sub>2</sub> has a strong absorption for radiation in the 8um-10.6μm wavelength range. Hence, irradiating a thin film of SiO<sub>2</sub> with a laser beam in this frequency range results in absorption of the laser energy which increases the temperature of the film. This increase in temperature, followed by a cool down resulting from withdrawal of the laser beam can be used for annealing the SiO<sub>2</sub> film. The temperatures reached can be controlled using the laser power and scan parameters and temperatures as high as 1400°C can be achieved with laser powers as low as 8W (more on this in Section 4.1). Added to this is the fact that both Si and Ge have very weak absorption in this wavelength range, which means the irradiation of devices causes a selective heating of the SiO<sub>2</sub> film, while not heating the substrate. Si and Ge also act as heat sinks owing to their relatively high thermal conductivity. CO<sub>2</sub> lasers which can generate laser beams at 9.3μm or 10.6μm are commercially available, either of which can be used for annealing, since SiO<sub>2</sub> has a strong absorption at both these wavelengths. In this study, a continuous wave (CW) 10.6μm CO<sub>2</sub> laser has been used for scanning the devices post SiO<sub>2</sub> deposition. The backside metal contact on the devices was deposited (sputter-deposited or e-beam evaporated) prior to laser anneal for two reasons: 1. Metals reflect CO<sub>2</sub> laser beam incident on them thus preventing contamination of the devices due to melting of the platform on which the samples are placed and 2. The metal film also adds advantage as a heat sink, to quickly dissipate the large amounts of heat generated during the anneal process thereby supplementing the substrate. Besides these, a thin (~150nm) metal coating on the bottom of the device helps reflect the incident laser beam back into the device area which can result in secondary heating of the $SiO_2$ film. However, the power of the reflected beam is lower with a larger beam size (due to scattering), which means the temperature increase from the reflected beam is much smaller than from direct irradiation. This enables slower cool down, which helps achieve improved crystallinity in the film during annealing (Section 3.3). # 4.1 Temperature calculations for laser irradiation Increase in temperature upon exposure to laser radiation depends both on the laser scan parameters (namely laser power, beam size and scan speed) and properties of the material being irradiated (namely thermal conductivity, diffusivity and reflectivity) at the laser wavelength. This section discusses the theoretical basis for laser scan settings needed for a given temperature and forms the basis for the parameters used during laser anneal. Maximum temperature (in °C) achieved upon CW laser irradiation of a material can be theoretically approximated as [31]: $$T = \frac{\sqrt{2}P(1-R)}{\pi^{\frac{3}{2}}\kappa(T)\omega_0} \int_0^\infty g(u)du \tag{4.1}$$ where P is the laser power (in W), $\omega_0$ is the radius (*not* diameter) of the Gaussian beam (in cm), R is the reflectivity of SiO<sub>2</sub> at 10.6um, $\kappa(T)$ is the temperature dependent thermal conductivity (in W/cm- $^{\circ}$ C) given by $$\kappa(T) = 1.2 \times 10^5 T + 0.014$$ (4.2) and $$g(u) = \frac{1}{1+u^2} e^{-\beta \frac{u^4}{1+u^2}}$$ (4.3) where $$\beta = 2\left(\frac{v\omega_o}{8\sqrt{2}D_t}\right)^2\tag{4.4}$$ and D<sub>t</sub> is the thermal diffusivity of SiO<sub>2</sub>. ## 4.2 Laser scan parameters Scanning an SiO<sub>2</sub> film using a laser beam of power 6W at a scan speed of 2cm/s can theoretically result in temperatures as high as 1300°C. The step size between successive scans in the raster pattern does not factor in the maximum temperature calculations from Section 4.1. However, it needs to be remembered that the laser beam is Gaussian, which means the power density exponentially decreases radially from the center of the beam $(P(r) \propto e^{-\frac{r^2}{2\sigma^2}})$ . Continuous irradiation in the direction of the scan (say, x-) ensures uniform heating along this direction. However, to achieve uniform heating throughout the device, it is important to keep the step-size (in the y-direction) small enough such that the power received is nearly uniform at all points on the device. Hence, the y-step size has been determined to be at most $1/4^{th}$ of the beam diameter, thereby ensuring that the power received by any point on the SiO<sub>2</sub> layer during the scan is greater than 97% of the peak power $(P_{min} = P_0 e^{-\frac{{r \choose 3}^2}{2\sigma^2}})$ . Also, assuming the power density in the device to decay with depth according to the Beer-Lambert's law $(I(z) = I_0 e^{-\alpha z})$ , the power is practically constant throughout the depth of the 40nm SiO<sub>2</sub> film. ## 4.2.1 Film densification through laser anneal An increase in refractive index of the $SiO_2$ layer upon annealing is accompanied by a corresponding decrease in the film thickness due to condensation of the film. The impact of laser annealing on film densification has been studied using the refractive index and oxide thickness measurements as a function of the laser scan parameters. A refractive index of $\sim 1.4614$ , which corresponds to thermally deposited oxide is targeted while designing the specifications for laser annealing. The results of normalized thickness (ratio of thickness measured after laser anneal to thickness measured as deposited) and refractive index as a function of laser power at a scan speed of 15mm/s are shown in Figure 29. Figure 29: Densifying impact of laser annealing on 45nm SiO<sub>2</sub> film Figure 29 shows a clear increase in density of the deposited SiO<sub>2</sub> film through a gradual decrease in the film thickness. An increase in refractive index demonstrates the lowered density of oxygen vacancies in the SiO<sub>2</sub> layer or conversely, increased oxygen content. Hence, the film quality can be understood to improve upon laser annealing. To further test the improvement in *quality* of the SiO<sub>2</sub> film upon annealing, the wet etch rate test described by Ya'nan Wang et al. has been adapted [32]. The wet etch rates of the laser annealed SiO<sub>2</sub> in diluted HF (10 parts H<sub>2</sub>O:1-part 49% HF) have been compared for different laser powers against a thermally oxidized layer of the same thickness and the results are shown in Fig 4.3. Figure 30: Wet etch rates of SiO<sub>2</sub> for different power levels. Scan speed has been fixed at 1.5cm/s during all laser anneals ### 4.2.2 Pinhole formation The SiO<sub>2</sub> film properties can be seen to improve upon increasing the laser power from 2W to 6W as described in Section 4.2.1. However, this trend has been found to terminate at power levels of ~10W (for a scan speed of 15mm/s). Beyond this, increasing the power used during the laser anneal process results in pinhole formation resulting in serious leakage, as discussed in Section 4.3. Fig 31 shows the microscope images of the devices annealed at different laser powers. The formation and worsening of pinholes can be clearly observed to be correlated with the laser power for a given scan speed. It needs to be emphasized that the laser power, scan speed and beam size all play a role in determining the scan parameters where the SiO<sub>2</sub> film characteristics start to deteriorate. For a lower scan speed or a smaller beam size, pinhole formation starts to occur for lower power levels, since ablating temperatures are reached for lower powers according to eq (4.1). Figure 31: Microscope images of SiO<sub>2</sub> film: Pinhole formation as a function of laser power. Scan speed has been kept constant at 15mm/s # 4.3 Room temperature I-V measurements Room temperature I-V measurements performed on Ge/SiO<sub>2</sub>/W devices have been shown in Figure 32 and leakage in devices with as-deposited SiO<sub>2</sub> has been compared to that in devices annealed at 8W power and 15mm/s scan speed. Measurements on Ge devices are central to this work, since the final aim is to improve the carrier blocking properties in Ge based devices and improvement shown in Si devices is desired to be also seen in Ge devices. The laser annealed devices show a leakage 30 times lower than the asdeposited devices. Figure 32: Room Temperature J-V measurements on Ge/SiO<sub>2</sub>/W devices Room temperature measurements shown in Figure 33 help understand the impact of pinholes shown in Figure 31 on leakage. It can be noticed that the leakage current gradually decreases with an increase in the maximum temperature reached (as a combination of laser power and scan speed) but then results in serious leakage in the devices once pinholes start to show up. This measurement emphasizes that the pinholes are in fact defects in the SiO<sub>2</sub> film formed during annealing and result in low resistance conduction paths. In view of the leakage in devices annealed at 8W power at 10mm/s being lower than in devices annealed at 8W power at 15mm/s, measurements shown in Figure 32 are planned to be extended to characterize devices annealed at more temperatures (i.e. different laser scan parameters). Also, cryogenic measurements on these devices are planned to be performed to better understand the impact of annealing in arresting leakage at extremely low temperatures. Figure 33: Room temperature I-V characterization: Si/SiO<sub>2</sub>/W devices Decreased leakage can be seen to be accompanied by absence of high-slope regions localized in voltage. This shows that the lowered current is a consequence of suppressed tunneling. Also, it can be seen that in devices annealed at 10W@10mm/s and at 12W@15mm/s, tunneling sets in at voltages as low as 0.3V, emphasizing the deleterious impact of indiscriminately high temperature processing. ## 4.4 C-V measurements The analysis of interface trap density using C-V measurements has been discussed in Section 3.1.2. In this section, we use the C-V and $G_p$ -V analysis to demonstrate a decrease in the interface trap density upon 8W laser annealing. The measurements have been performed on Ge substrate rather than Si, to demonstrate that annealing results in no significant formation of interface trap states due to oxidation of the Ge substrate and resultant dangling bonds at the Ge/SiO<sub>2</sub> interface. Figure 34 shows the C-V measurements performed on devices with as-deposited SiO<sub>2</sub> and 8W laser annealed devices. Figure 34: C-V measurements: impact of laser annealing: Ge/SiO<sub>2</sub>/W devices Interface trap states result in an early onset of accumulation (i.e. for lower magnitude of gate voltage) and delayed inversion, thereby stretching out the C-V curves in the depletion region [22]. Hence, C-V curves on devices with higher $D_{it}$ (density of interface states) effectively look like stretched-out versions of those with lower $D_{it}$ (with possible differences in the magnitude also). Comparison of C-V measurements on the asdeposited devices and laser annealed samples reveals that laser annealing *compresses* the curves, thereby suggesting a decrease in $D_{it}$ . The C-V curves on the laser annealed samples also show lower frequency dispersion in the depletion region than the as-deposited samples. Figure 35 shows the G<sub>p</sub>-V measurements made along with the C-V measurements in Figure 34. These measurements have been corrected for series resistance as described in Section 3.1.2 and the results are as shown in Figure 36. Figure 35: G<sub>p</sub>-V measurements: impact of laser annealing: Ge/SiO<sub>2</sub>/W devices Figure 36: Comparison of $G_p/\omega$ vs $\omega$ curves for as-deposited and laser annealed devices: Laser annealing demonstrates a decrease in interface trap density Comparison of $G_p/\omega$ vs $\omega$ curves on the as-deposited samples and laser annealed devices shows a better fit to eq. (3.4). This indicates that the density of trap states has been improved to the extent where the corrected $G_p/\omega$ vs $\omega$ information can be fit using a superimposition of fewer trap states. This, however, indicates a suppression of trap state density at high frequencies but it can be used to holistically demonstrate an alleviation of density of traps throughout the device, which translates into lowered carrier leakage through the interface and by extension, lower noise floor, even for DC bias conditions. ### 4.5 Cryogenic Measurements Results from cryogenic characterization have been shown in Figure 37. A gradual decrease in leakage in all samples can be noticed as the devices are cooled down below 30K. For temperatures below 15K, the leakage signal from the devices has been found to be submerged underneath the system noise floor. Leakage characteristics of the RTP annealed devices and CO<sub>2</sub> laser annealed devices in comparison with the as-deposited samples at 20K has been shown in Figure 38. It can be seen that leakage in the laser annealed devices is about three orders of magnitude lower than the as-deposited samples and two orders of magnitude lower than the RTP devices. Leakage in RTP devices has been measured to be an order of magnitude lower than as-deposited devices, in agreement in the measurements presented in Section 3.3.3. This decrease in leakage corresponds to a significant improvement in the minimum detectable signal level, which is a very important step in the direction of detecting events previously shielded by system noise floor. Figure 37: Cryogenic I-V Measurements – leakage hits noise floor for T < 15K Figure 38: Leakage comparison in as-deposited, RTP annealed and laser annealed devices at 20K Section 4.2.2 described the formation of pinholes at high temperatures and the room temperature I-V measurements from Section 4.3 showed that devices with pinholes exhibited increased leakage. Cryogenic characterization of these devices has shown that this trend of increased leakage holds even at extremely low temperature, thereby limiting the temperatures that can be used during laser annealing. Figure 39: Leakage comparison in devices annealed at 10W power at 10mm/s scan speed and 8W-10mm/s scan; increased leakage in the former can be attributed to pinhole formation #### CHAPTER V #### CONCLUSIONS The C-V and $G_p/\omega-\omega$ results presented in Chapters 3 and 4 show a clear decrease in the high frequency interface trap density upon annealing which can be interpreted as a decrease in the overall trap density. This reduced trap density in turn results in lowered leakage driven by trap-mediated tunneling mechanisms, namely Frenkel-Poole emission and Trap-assisted tunneling. I-V characterization revealed that rapid thermal annealing at $600^{\circ}$ C for 30 seconds lowered leakage by over an order of magnitude, while laser annealing at 8W power and 10mm/s scan speed decreased carrier leakage by three orders of magnitude at 20K thereby confirming that the proposed processing modifications result in drastic improvement in carrier blocking at cryogenic temperatures. This lowered leakage translates into lowered noise floor in cryogenic detectors and thus helps significantly in the pursuit of exotic particle interactions. Relatively low melting point of Ge substrate determines the upper limit of usable temperatures in RTP, while the maximum processing temperature in laser annealing is limited by the formation of pinholes which have been found to significantly contribute to leakage. Pinhole formation in the SiO<sub>2</sub> film suggests ablation of the film, which puts an upper limit on temperatures usable for annealing in interfaces using SiO<sub>2</sub>, thereby giving completeness to the study. The lowest temperatures which yield useful data in this study has been restricted by the cryogenic system noise floor to ~16K. The next step is to characterize the devices at temperatures as low as 300mK by using a charge amplifier to amplify the signal. These measurements can provide significant insight into understanding the impact of the processing conditions on event detection. These measurements, called the "Source measurements" can be used to detect actual events caused by cosmogenic radiation in the devices developed and the noise floor improvement at sub milli-kelvin temperatures can be used to evaluate the impact of this study. The process modifications identified in this thesis are planned to be implemented on Ge- PPC (P-type Point Contact) detectors, to test the improvement in leakage. The results from these measurements are expected to motivate subtle tweaks to the process parameters and ultimately, more widespread applications of this research. #### **REFERENCES** - [1] PIRE-GEMADARC: <a href="http://pire.gemadarc.org/">http://pire.gemadarc.org/</a> - [2] Oort, J., "The force exerted by the stellar system in the direction perpendicular to the galactic plane and some related problems", Astronomical Institute of the Netherlands, 1932. - [3] Zwicky, F., "On the Masses of Nebulae and of Clusters of Nebulae", The Astrophysical Journal, 1937. - [4] Ruben et al., "Rotational Properties of 21 Sc Galaxies with a Large Range of Luminosities and Radii, from NGC4605 (R=4kpc) to UGC2885 (R=122kpc)", The Astrophysical Journal, 1980. - [5] Sunil Golwala, "Exclusion Limits on the WIMP-Nucleon Elastic-Scattering Cross Section from the Cryogenic Dark Matter Search", Dissertation, University of California, Berkeley, 1995. - [6] Scott Hertel, "Advancing the search for Dark Matter: from CDMS II to SuperCDMS", Dissertation, MIT, 2012. - [7] Matt Pyle, "Optimizing the design and analysis of cryogenic semiconductor Dark Matter Detectors for Maximum sensitivity", Dissertation, Stanford University, 2012. - [8] Ben Shank, "Testing and Characterization of SuperCDMS Dark Matter Detectors", Dissertation, Stanford University, 2014. - [9] P. N. Luke, "Voltage-assisted calorimetric ionization detector", Journal of Applied Physics, 1988. - [10] Nader Mirabolfathi et al., "Toward Single Electron Resolution Phonon Mediated Ionization Detectors", Nuclear Instrumentation Methods A 855, 2017. - [11] Arran Phipps, "Ionization Collection in Detectors of the Cryogenic Dark Matter Search", Dissertation, University of California, Berkeley, 2016. - [12] Kyle Sundqvist, "Carrier Transport and Related Effects in detectors of the Cryogenic Dark Matter Search", Dissertation, University of California, Berkeley, 2012. - [13] Band Diagram Program, Link: <a href="http://nano.boisestate.edu/research-areas/multi-dielectric-energy-band-diagram-program/">http://nano.boisestate.edu/research-areas/multi-dielectric-energy-band-diagram-program/</a> - [14] Yan Qiang Cao et al., "The effect of thermal treatment induced inter diffusion at the interfaces on the charge trapping performance of HfO2/Al2O3 nanolaminate based memory devices", Journal of Applied Physics, 2013. - [15] Fu-Chien Chiu, "A review on conduction mechanisms in dielectric films", Advances in Materials Science and Engineering, Volume 2014, Article ID 578168, 2014. - [16] Ben G. Streetman and Sanjay K. Banerjee, "Solid State Electronic Devices",7<sup>th</sup> Edition, Pearson Publications. - [17] Wen-Chin Lee, "Modeling CMOS tunneling currents through ultrathin gate oxide due to conduction- and valence-vand electron and hole tunneling", IEEE Transactions on Electron. devices, Vol. 48, No. 7, 2001. - [18] M. Lenzlinger and E.H. Snow, "Fowler-Nordheim tunneling into thermally grown SiO<sub>2</sub>", Journal of Applied Physics, Vol. 40, No. 1, 1969. - [19] Iman Gatabi, "Tunnel MOS Heterostructure Field Effect Transistor for RF switching applications", Dissertation, Texas A&M University, 2013. - [20] Oleg Mitrofanov and Michael Manfra, "Poole-Frenkel electron emission from the traps in AlGaN/GaN transistors", Journal of Applied Physics, Vol. 95, No. 11, 2004. - [21] J. Frenkel, "On pre-breakdown phenomena in insulators and electronic semiconductors", Phys. Rev. 54, 647, 1938. - [22] Dieter K. Schroder, "Semiconductor Material and Device Characterization", 3<sup>rd</sup> Edition, Chapter-6, IEEE Press, John-Wiley Publication, 2006. - [23] J.R. Brews and E.H. Nicollian, "Improved MOS Capacitor measurements using the QC method", Solid State Electron., 27, 1984. - [24] E.H. Nicollian and J.R. Brews, "MOS Physics and Technology", Wiley, 1982. - [25] Derek Johnson, "Si-CMOS-Like integration of AlGaN/GaN dielectric-gated high electron mobility transistors", Dissertation, Texas A&M University, 2014. - [26] N. Mast et al., "Performance of the first 150mm diameter Cryogenic silicon ionization detectors with contact-free electrodes", Nuclear Instrumentation and Methods in Physics Research, A, 2018. - [27] D.K. Venkatachalam et al., "Nanomechanical properties of sputter-deposited HfO<sub>2</sub> and Hf<sub>x</sub>Si<sub>1-x</sub>O<sub>2</sub> thin films", Journal of Applied Physics, 110, 043527, 2011. - [28] K.L. Du and M.N.S. Swamy, "Simulated annealing. In: Search and optimization by metaheuristics", Springer International Publication, Switzerland, 2016. - [29] Van Laarhoven P.J.M., Aarts E.H.L., "Simulated annealing. In: Simulated Annealing: Theory and Applications. Mathematics and Its Applications", vol 37. Springer, Dordrecht, 1987. - [30] Steven T. Yang et al., "Comparing the use of mid-infrared vs far-infrared lasers for mitigating damage growth on fused silica", Applied Optics, DOI: 10.1364, 2010. - [31] D.J. Taylor, D.P. Birnie III, and B.D. Fabes, "Temperature Calculation for Laser Irradiation of sol-gel films on oxide substrates", J. Mater. Res. 10, 1429, 1995. - [32] Ya'nan Wang et. al., "Laser Annealing of SiO<sub>2</sub> film deposited by ICPECVD for fabrication of silicon based low loss waveguide", Frontiers of Optoelectronics, 9(2): 323–329, 2016.