# DESIGN OF A CLASS-AB AMPLIFIER FOR A 1.5 BIT MDAC OF A 12 BIT 100MSPS PIPELINE ADC 

A Thesis<br>by<br>\section*{ANAND KRISHNA GHATTY}

Submitted to the Office of Graduate and Professional Studies of Texas A\&M University in partial fulfillment of the requirements for the degree of MASTER OF SCIENCE

Chair of Committee, Jose Silva-Martinez<br>Committee Members, Sebastian Hoyos<br>Jiang Hu<br>Rainer Fink<br>Head of Department, Miroslav M. Begovic

August 2016

Major Subject: Electrical Engineering

Copyright 2016 Anand Krishna Ghatty


#### Abstract

The basic building block of a pipeline analog-to-digital converter (ADC) is the multiplying digital-to-analog converter (MDAC). The performance of the MDAC significantly depends on the performance of the operational amplifier and calibration techniques. To reduce the complexity of calibration, the operational amplifier needs to have high-linearity, high bandwidth and moderate gain.

In this work, the Op-amp specifications were derived from the pipeline ADC requirements. A novel class-AB bias scheme with feed-forward compensation, which provides high linearity and bandwidth consuming low power is proposed. The advantages of the new topology over Monticelli bias scheme and Miller's compensated amplifiers is explained. The amplifier is implemented in IBM 130nm technology and the MDAC design is used as a test bench to characterize the Op-amp performance. The proposed architecture performance is compared with class A and class-AB output stage amplifiers with Miller's compensation reported in literature. The proposed class-AB amplifier with feed forward compensation provides an open loop gain of 47 dB , unit gain bandwidth of 1040 MHz and IM3 of 75 dB consuming 3.88 mA current. The amplifier provides the required linearity and bandwidth at much lower power consumption than the amplifiers using conventional class-AB bias schemes.


## DEDICATION

To Mom, Dad, Manoj, Lakshmi \& Guna

## ACKNOWLEDGEMENTS

I would like to thank Dr. Silva-Martinez for giving me an opportunity to work in the Analog domain and guiding me throughout the endeavor. I would also like to thank my committee members Dr. Sebastian Hoyos, Dr. Rainer Fink and Dr. Jiang Hu for their continuous support.

A special thanks to my parents and my brother for all the inspiration, encouragement and motivation which made this work possible.

## TABLE OF CONTENTS

Page
ABSTRACT ..... ii
DEDICATION ..... iii
ACKNOWLEDGEMENTS ..... iv
TABLE OF CONTENTS ..... v
LIST OF FIGURES ..... vii
LIST OF TABLES ..... x

1. INTRODUCTION. ..... 1
1.1 Motivation ..... 1
1.2 Thesis organization ..... 3
2. PIPELINE ADC BASICS ..... 4
2.1 MDAC error sources ..... 8
2.1.1 Offset error. ..... 9
2.1.2 Gain errors and non-linear errors ..... 10
2.2 Components specification ..... 12
2.2.1 Sampling capacitors ..... 12
2.2.2 Amplifier specifications. ..... 13
3. AMPLIFIER DESIGN ..... 16
3.1 Amplifier specification ..... 16
3.2 Amplifier topology ..... 17
3.2.1 Output stage ..... 17
3.2.2 Proposed DC-level shifter for class-AB stage ..... 23
3.2.3 Frequency compensation schemes ..... 27
3.2.4 Modified feed-forward compensation ..... 29
3.2.5 Proposed amplifier architecture ..... 31
3.2.6 Amplifier design procedure ..... 38
4. SWITCH DESIGN ..... 41
5. SIMULATION AND RESULTS ..... 46
5.1 Amplifier simulation and results ..... 46
5.2 Switch simulation and results ..... 61
5.3 Summary of results and comparisons ..... 64
6. CONCLUSION ..... 70
REFERENCES ..... 71

## LIST OF FIGURES

Page
Figure 1 Types of ADC ..... 2
Figure 2 Sampling example. ..... 4
Figure 3 Flash ADC and the quantization error ..... 5
Figure 4 Quantization error signal generation and amplification ..... 6
Figure 5 Pipelined ADC ..... 7
Figure 61.5 bit MDAC ..... 8
Figure $7 \quad 1.5$ bit MDAC transfer function ..... 9
Figure 8 MDAC in hold state ..... 13
Figure 9 Class-A output stage and its I-V characteristics ..... 18
Figure 10 Class-AB output stage and its I-V characteristics. ..... 20
Figure 11 Class-AB output stage with Monticelli bias ..... 22
Figure 12 Level-shifter circuit and small signal equivalent circuit ..... 24
Figure 13 Transfer function of capacitor-only level shifter ..... 25
Figure 14 Level-shifter circuit with resistor and small signal equivalent circuit ..... 25
Figure 15 Transfer function of capacitor + resistor level shifter. ..... 26
Figure 16 DC level shifter for class-AB ..... 27
Figure 17 Feed-forward Gm compensation technique ..... 28
Figure 18 Small signal model of a simple amplifier ..... 29
Figure 19 Small signal model of a simple amplifier for pole cancellation ..... 30

## Figure 20 Ix implementation, the small signal model of amplifier is still considered <br> 30

Figure 21 Two stage amplifier with DC level shifter and feed-forward compensation. 32
Figure 22 Small signal model of stage 1 ..... 33
Figure 23 Small signal model of part of common mode feedback loop ..... 34
Figure 24 CMFB amplifier ..... 36
Figure 25 Two stage amplifier with class-AB output stage ..... 37
Figure 26 Structure of a 1.5 bit MDAC ..... 41
Figure 27 a. MOSFET Switch b. MOSFET switch with boot-strapping ..... 42
Figure 28 Boot-strapping switch ..... 43
Figure 29 a. Open loop test-bench, b. AC gain and phase ..... 47
Figure 30 CMFB loop gain ..... 48
Figure 31 Closed loop test bench ..... 50
Figure 32 Settling time ..... 50
Figure 33 HD 3 at 39.45 MHz ..... 51
Figure 34 HD3 at 93.36 MHz . ..... 52
Figure 35 IM3 at -6dBFS (each tone) ..... 52
Figure 36 IM3 at -3.5dBFS (each tone) ..... 53
Figure 37 IM3 vs amplitude ..... 53
Figure 38 Continuous time test bench ..... 54
Figure 39 Closed-loop IIP3 ..... 55
Figure 40 1-dB compression ..... 55
Figure 41 AC signals at the gates of the output stage ..... 56
Figure 42 DC level shifter. ..... 57
Figure 43 Modified amplifier ..... 58
Figure 44 Squared input noise ..... 59
Figure 45 Switch test bench ..... 61
Figure 46 Switch spectrum ..... 62
Figure 47 Switch transient behavior. ..... 63
Figure 48 Switch pulse input. ..... 63
Figure 49 Drop in the voltage across capacitor vs input magnitude (single ended) ..... 64
Figure 50 Slew current for class-AB output stage ..... 66

## LIST OF TABLES

Page
Table 1 Amplifier specifications ..... 16
Table 2 Amplifier dimensions ..... 39
Table 3 Switch design parameters ..... 44
Table 4 Switch dimensions ..... 44
Table 5 Amplifier results. ..... 46
Table 6 Poles and zeros of the amplifier ..... 48
Table 7 Poles and zeros of the CMFB loop ..... 49
Table 8 Device noise ..... 59
Table 9 Corner simulations ..... 61
Table 10 Comparison 1 ..... 65
Table 11 Comparison 2 ..... 68
Table 12 Comparison 3 ..... 69

## 1. INTRODUCTION

High-performance communication systems require Analog-to-Digital converters with high-resolution and bandwidth. For such applications, pipeline ADC architecture provides an optimal match for speed and power dissipations. The increasing focus on low power design has motivated a shift from using conventional class-A amplifiers to classAB amplifiers to design the ADC. An important constrain in using a class-AB amplifier is the linearity and this thesis explores the issue in detail and presents a novel architecture for high performance class- AB amplifier with high linearity.

### 1.1 Motivation

Analog-to-digital converters (ADC) are important components of numerous systems which vary from digital radios, military and medical sensors to wired and wireless communications which require an interface between analog and digital domains. And with the rapid growth in speed and complexity of wireless communications, the performance expectance from data converters has also increased. There are varied ADC architectures based on conversion accuracy and speed, and no single architecture can be considered optimal for all applications and the selection of architecture can depend on resolution, speed, latency and power conversion. Figure 1 illustrates some of the architectures and their intended resolution


Figure 1: Types of ADC [1]

The focus of this thesis is on medium resolution and high speed pipeline ADC, specifically a 12 bit resolution and a sampling speed of 100 MSPS. [2-7] have shown resolutions of 12 bits and higher but the common factor among them is the high power consumption. The main contributors for power consumption in a pipeline ADC are the Op-amps and traditionally higher resolutions would require a high gain, high speed amplifiers which required huge currents. But as analyzed and proved in $[8,9,10]$ digital calibration techniques can be used to relax the gain requirements of the amplifier and hence lower the power consumption. This thesis focuses in this research direction and proposes an architecture to achieve the required resolution using a low power $\mathrm{Op}-\mathrm{amp}$.

### 1.2 Thesis organization

Following the introduction, the next section focuses on presenting the basics of pipeline ADC , and highlights the requirements of the Op-amps used in a pipeline ADC

Section 3, introduces the existing architectures of class-AB amplifiers and their drawbacks and provides an in-depth analysis of the proposed amplifier topology and design procedure

Section 4, discusses the requirements and implementation of switches in the design of an MDAC, specifically the boot-strap implementation and design procedure

Section 5, provides the schematic simulation test-benches and results of the amplifier and the switch. The amplifier specifications are compared to various other amplifier architectures

Section 6 presents the conclusion of the thesis.

## 2. PIPELINE ADC BASICS

The function of an ADC is to convert a continuous time, continuous value signal into a discrete-time, discrete-value signal. The first conversion in the time domain is called sampling and the next conversion in the value is called signal-level-quantization or quantization.

Sampling can be explained using the simple circuit shown in Figure 2. While the switch is closed, the voltage on the capacitor tracks the input voltage and when the switch opens at $\mathrm{t}=\mathrm{t}_{0}$, the capacitor holds the value of the input at the switching instant.


Figure 2: Sampling example

Quantization is converting the sampled analog value to a digital value by comparing the analog value to a reference level. A simple example would be a 1-bit quantization using reference level " 0 ", all positive sampled values will be " 1 " and all 0 and negative values will be " 0 ". As the resolution of digital value increases the number of reference levels also increases. The two basic implementations of quantization are serial and parallel quantization.

In a parallel quantization, the signal is compared with all the reference levels at once and the exact digital value of the signal is determined as in a Flash ADC. Consider the Flash ADC and the quantization error in Figure 3, as can be seen the quantization error


Figure 3: Flash ADC and the quantization error
it-self contains information about the input signal and if this error can be extracted and amplified, more bits can be resolved from the error; such an architecture is called Two-

Step ADC. To get the quantization error, the original input signal can be subtracted by the analog equivalent of the resolved digital bits. An amplifier is used to amplify the error value to the analog reference voltage as shown in Figure 4. The Two-step ADC can be further extended to multiple series stages and this forms the basis for a pipeline ADC.


Figure 4: Quantization error signal generation and amplification

Figure 5 shows a block diagram of a pipelined ADC: the structure in Figure 4 is repeated multiple times to match the required resolution, and the last stage is generally a Flash ADC.


Figure 5: Pipelined ADC

Multiplying Digital-to-Analog Converters (MDAC) are the basic building blocks of pipeline ADC. MDAC's combine sample and hold, subtraction, DAC and gain operations shown in Figure 4 into a simple switched capacitor circuit to provide per-stage resolved digital output of an ADC. The basic block diagram of a single ended 1.5 bit MDAC is shown in Figure 6.

During the sampling phase $\Phi 1$ the input (' $\mathrm{V}_{\mathrm{in}}$ ') is sampled on the capacitors $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ and depending on the value of $\mathrm{V}_{\text {in }}$ the decoder selects the voltage to be applied to $\mathrm{C}_{2}$ (' $\mathrm{V}_{\mathrm{s}}$ ') during hold stage $\Phi 2$

If $V_{\text {in }}<-V_{R} / 4$, then $V_{s}=-V_{R}$ and $b j=00$
If $-\mathrm{V}_{\mathrm{R}} / 4<=\mathrm{V}_{\mathrm{in}}<=\mathrm{V}_{\mathrm{R}} / 4$, then $\mathrm{V}_{\mathrm{s}}=0$ and $\mathrm{bj}=01$, If $V_{\text {in }}>V_{R} / 4$, then $V_{s}=V_{R}$ and $b j=10$


Figure 6: 1.5 bit MDAC

Based on the charge conservation principle, assuming ideal amplifier and capacitors the transfer function from input to the output can be calculated as and is shown in Figure 7.

$$
V_{o}=2 V_{i n}-(b j-1) V_{R}
$$

### 2.1 MDAC error sources

For calculating equation 2.1 we have assumed the Op-amp, Capacitors and Switches and the Comparators to be ideal but in reality this is not the case and this section explains the error sources in the MDAC and ways to overcome


Figure 7: 1.5 bit MDAC transfer function

### 2.1.1 Offset error

The common sources of offset errors are charge injection, Op-amp offset, Comparator offset and the DAC offset

- Charge injection is generally due to the switches used in the design; when a switch is turned off there exists some charge in the channel, which is dumped on to the connected capacitor. If the capacitor is a sampling or feedback capacitor it alters the signal level. This can be reduced using techniques like early-clocking(used in this design), dummy switches and complimentary switches [11]
- Op-amp offset is generally caused by the mismatches in the transistors and can be reduced using proper layout techniques and also using the concept of offset storage. The offset voltage of the amplifier is sampled onto the capacitor during
one phase and then it is subtracted from the signal during the other phase with some processing as explained in [8].
- Due to the redundancy present in the MDAC, the comparator offset up to $\mathrm{V}_{\mathrm{R}} / 4$ can be tolerated.
- DAC offset is not reflected in the digital output of the stage but does influence the analog output of the stage. Hence it cannot be corrected by the redundancy in the MDAC stages and careful design and layout techniques have to be used to reduce the offset.


### 2.1.2 Gain errors and non-linear errors

Gain error at the output of MDAC can be caused by the mismatch in the capacitor ratio, the finite gain of $\mathrm{Op}-\mathrm{amp}$ and settling time. The linearity and finite gain of the Op amp and the switch linearity effects the linearity of the MDAC.

- The transfer function of a 1.5 bit MDAC considering finite amplifier gain 'A', capacitor mismatch and amplifier offset is given by

$$
\begin{align*}
& V_{o}=\left(\frac{(C 2+C 1)}{C 1+\frac{C 2+C 1}{A}}\right) * V_{i n} \\
& -\left((b j-1) *\left(\frac{C 2}{C 1+\frac{C 2+C 1}{A}}\right)\right) * V_{R} \\
& +\left(\frac{(C 2+C 1)}{C 1+\frac{C 2+C 1}{A}}\right) * V_{O S}
\end{align*}
$$

And in-order to minimize the gain errors, we need good matching of the capacitors as well as a high open-loop gain for the amplifier, which could result in power hungry amplifiers. Instead error correction techniques (calibration) have been used [12-17] for high resolution ADC which significantly relaxes the gain requirements and enables power and area saving. Digital calibration is preferred over analog calibration due to higher robustness and accuracy.

Calibration of pipelined ADC can be classified into two operation modes: foreground and back-ground. In foreground calibration, the ADC conversion process is halted and a known test signal is applied and the calibration parameters are determined. Back-ground calibration does not interrupt the ADC conversion process and can be further split into two major types: a) channel error identification and b) correlation-based. In channel error identification an additional slow but accurate ADC acts as a reference and the output of the pipelined ADC is compared with the reference to determine the error function [12-15]. Correlation-based approach uses statistical estimation to determine the error function without necessitating an additional ADC [16-17].

- Although using low gain amplifiers digital calibration corrects for gain errors, low gain amplifiers can introduce significant harmonic distortion and non-linearity. There are techniques to calibrate non-linear errors, but they result in complex power hungry circuits [18] and consume significant time to identify the error function. Hence an amplifier to be used in digitally calibrated pipeline ADC will have high linearity and moderate gain, which is the primary focus of this thesis. Switch linearity can be
improved using boot-strapping techniques $[19,20]$ which can achieve up to 15 bit linearity.


### 2.2 Components specification

### 2.2.1 Sampling capacitors

The most dominating factor which impacts the resolution of a pipeline ADC is the noise in the circuit and the key contributors are KT/C thermal noise on the capacitors, active circuit noise and digital switching noise. Since thermal noise is inversely proportional to the value of the sampling capacitors, the larger the capacitors the smaller the noise and its value is based on the noise budget.

Since the ADC is a 12 bit, the output of the first MDAC(1.5bit) has to at least have a SNR of 11 bits. If the differential peak-peak swing at the output is 1.2 V , based on the below calculation, the noise budge is

$$
\begin{gather*}
S N R=6.02 * 11+1.76=68 d B \\
S N R=10 * 10^{6}
\end{gather*}
$$

The signal power at the output of the MDAC

$$
\begin{gather*}
S_{p}=\frac{0.6 * 0.6}{2}=0.18 \\
\text { Noise_power }=S_{n}=\frac{S_{p}}{S N R}=\frac{0.18}{6.31 * 10^{6}}=1.8 * 10^{-8} \mathrm{~V}^{2}
\end{gather*}
$$

The total noise at the output of the differential MDAC is calculated in [21] and is given by [excluding the switch resistance]

$$
N_{o}^{2}=\frac{4 K T}{C}+2 * k T * U G B * R_{o p}
$$

Where C is the sampling capacitor ( C 1 and C 2 ) and UGB is the Gain-bandwidth of the amplifier and $\mathrm{R}_{\mathrm{op}}$ is the equivalent Op -amp noise resistance. From the architecture of the amplifier described in chapter 3, the noise significantly effects the power consumption. Hence, a large chunk of noise budget is left for the amplifier and the capacitor noise budget is taken to be $0.72^{*} 10^{\wedge}-8 \mathrm{~V}^{2}$. Based on the first term, the sampling capacitor values can be calculated to be 2.3 pF .

### 2.2.2 Amplifier specification

Slew current:

To determine the slew current requirement of the amplifier, assume that the capacitors C 1 and C 2 initially sample Vin during the sampling stage and the load capacitor is charged to Vx. When the switches toggle, the MDAC gets to the hold phase as shown in Figure 8 and, because of charge redistribution


Figure 8: MDAC in hold state

At V_:

$$
C 2\left(\left(\text { Vres }-V_{-}\right)-\text {Vin }\right)+C 1\left(\left(\text { VOut }-V_{-}\right)-\text {Vin }\right)=0
$$

At VOut:

$$
C 1\left(\left(\text { VOut }-V_{-}\right)-V i n\right)+C L(\text { VOut }-V x)=0
$$

On solving the equations we get

$$
\begin{gather*}
\text { V_initial }=- \text { Vin }+ \\
\left(\frac{(((C 1+C L) * C 2 * \text { Vres })+(C L * C 1 * V x))}{C 1 * C L+C 2 * C L+C 1 * C 2}\right) \\
=\left(\frac{(((C 1+C 2) * C L * V x)+(C 1 * C 2 * \text { Vres }))}{C 1 * C L+C 2 * C L+C 1 * C 2}\right)
\end{gather*}
$$

From these initial values, the $V_{-}$terminal slews till it reaches $\sqrt{ } 2 *$ Voverdrive and then the amplifier operates in linear region, and if we assume the slewing time to be 1 ns , then the slewing current can be calculated using

$$
\begin{gather*}
\text { VOutfinal }=\text { VOutinitial }-\left(1+\left(\frac{C 2}{C 1}\right)\right) * V_{\text {initial }} \sqrt{2} \\
* \text { Voverdrive } \\
I=\left(C L * \frac{(\text { VOutfinal }- \text { VOutinitial })}{1 n s}\right)- \\
\left(C 2 * \frac{\left(V_{\text {initial }}-\operatorname{sqrt}(2) * \text { Voverdrive }\right)}{1 n s}\right)
\end{gather*}
$$

Using the values $\mathrm{C} 2=\mathrm{C} 1=\mathrm{CL}=2.3 \mathrm{pF}$, Voverdrive $=0.2 \mathrm{~V}$, Vin $=0.3, \mathrm{Vx}=-0.3,0$ we get the slew-current to be 1.4 mA and 690 uA . Hence, the maximum current to be supplied by the output stage of the amplifier should be $>=1.4 \mathrm{~mA}$.

## Gain-Bandwidth product:

If we assume the Op -amp to be a single pole system, then the closed loop settling error is given by

$$
\text { Error }=\text { Vin } *\left(e^{-\left(\beta * U G B * t_{\text {settle }}\right)}\right) .
$$

The MDAC output has to settle to more than 11 bit accuracy in about 3 ns and Vin $=1.2$, $\beta=0.5$. These values will give an open loop gain-bandwidth product of 810 MHz . Output swing, Gain and Noise:

Since we are targeting a differential input peak-peak signal of 1.2 V , the output swing has to be 1.2 V . As explained before, a moderate gain amplifier with a high linearity would be sufficient to attain the required resolution so, the targeted gain is 45 dB . Based on the noise budget, the noise of the amplifier has to be less than $180 \mathrm{uV}{ }^{2}$. Linearity:

As explained in [9], a highly linear amplifier can decrease the required loop gain and as such, the open-loop gain of the amplifier. The closed loop non-linearity can be defined as

$$
\text { Closed_loop IM3 }=\frac{\text { Open_loop IM3 }}{(1+\text { loopgain })^{3}}
$$

Since we are targeting a lower loop gain, the open loop IM3 should be large and the value at the output of the MDAC should be at least 68 dB , which is 11-bit resolution.

## 3. AMPLIFIER DESIGN

In section 2, the amplifier specifications required by the MDAC were calculated. In this section, the specifications are listed and the design of the amplifier is discussed in detail. Class-A and class-AB output stage based amplifiers are discussed, and various compensation schemes to improve the bandwidth are analyzed. A new class-AB bias scheme with feed forward compensation and source degenerated CMFB amplifier is proposed and discussed in-detail.

### 3.1 Amplifier specifications

Table 1 summarizes the design specifications required for the amplifier to be used for the MDAC

Table 1: Amplifier specifications

| Parameter | Value |
| :---: | :---: |
| DC Gain | $\geq 45 \mathrm{~dB}$ |
| Gain-bandwidth product | $\geq 850 \mathrm{MHz}$ |
| Output linear range (fully- <br> differential) | $\geq 1.2 \mathrm{~V}$ |
| Power | minimal |
| Squared Input referred noise in <br> 900 MHz | $\leq 1.8 \mathrm{e}-08$ |
| Load | 3.5 pF |
| Settling time | $>=5 \mathrm{~ns}$ |
| IM3 at 40 MHz | $>=68 \mathrm{~dB}$ |

### 3.2 Amplifier topology

As can be seen from the specifications, the required amplifier is a moderate gain, high bandwidth, highly linear amplifier with a capability to drive a huge capacitor. The moderate gain and high bandwidth requirement can be achieved by using a multi-stage amplifier, but as we increase the number of stages the power consumption increases. The linearity and power consumption of the amplifier significantly depends on the output stage linearity and the ability to drive a large capacitor. The type of compensation used to achieve stability provides a choice between Miller compensation and feed-forward compensation. Based on the trade-offs and the overall requirement of a low-power and highly linear amplifier, how the topology was selected is explained in the next few subsections.

### 3.2.1 Output stage

As explained in [9], for an amplifier with a moderate gain in the output stage, the change in the drain to source voltages of the transistors in the output stage is significant when compared with internal stages. Hence, the output stage contributes the most towards non-linearity. The output stage also has to supply sufficient current to charge/discharge the load during slewing. The two types of output stages studied were class-A and classAB. Based on the power consumption, class-AB with a novel biasing scheme to improve linearity was chosen for the design.

Class-A output stage:
A class-A output stage is always ON for the entire signal cycle, and this is achieved by biasing the output transistor with a fixed current source. Figure 9 shows a simple classA output stage and its small signal characteristics.


Figure 9: Class-A output stage and its I-V characteristics

The output current into the load is

$$
\text { iout }=I B-I M 1
$$

where IM1 is the transistor current. As vin increases from $-\infty$, as long as vin $<-\mathrm{V}_{\text {DSAT }}$ the transistor is cut off, and the complete bias current flows into the load capacitor. The capacitor charges at the rate

$$
S R_{-} r i s e=\frac{I B}{C L}
$$

When vin => - $V_{\text {DSAT }}$ and the transistor is expected to operate in saturation the output current is given by

$$
\begin{gather*}
\text { iout }=I B-K\left(V_{D S A T}+v i n\right)^{2} \\
\text { iout }=-K V_{D S A T} v i n-K v i n^{2} \\
K=\frac{u_{n} \operatorname{CoxW}}{2 * L}
\end{gather*}
$$

From the above equation for smaller values of vin, the linear term dominates and the output current varies linearly with vin. And as vin increases the quadratic term starts dominating as can be seen in Figure 9.

When vin is small variation around $V_{D S A T}+V t h$ the output stage is highly linear and class-A is a popular choice for Op-amps that need to be linear [22, 23, 24], but the slew rate is limited by the bias current (For differential operation the quadratic term cancels out, but third order non-linearity exists). As discussed, for a 12-bit ADC the sampling capacitor of the first MDAC is very large. To support the required slew rate if class-A is used as the output stage the biasing current needs to be very large dissipating excessive power.

Class-AB output stage:
Class-AB stage consists of a PMOS and NMOS biased at a quiescent current and is theoretically capable of driving infinite current into the load. Figure 10 shows an ideal class- AB output stage, and the output current vs input voltage characteristics. When vin $=$ 0 , iout $=0$ and the quiescent current $\mathrm{I}_{\mathrm{Q}}$ flows through the PMOS and NMOS.


Figure 10: Class-AB output stage and its I-V characteristics

For the condition when $-\mathrm{V}_{\mathrm{DSAT}, \mathrm{N}}<=\mathrm{vin}<=\mathrm{V}_{\text {SDSAT, }}$, both the transistors are in saturation and

$$
\text { iout }=i p-i n .
$$

Assuming $\mathrm{V}_{\mathrm{DSAT}, \mathrm{N}}=\mathrm{V}_{\text {SDSAT,P }}$ and $\mathrm{K}_{\mathrm{n}}=\mathrm{K}_{\mathrm{p}}$ we get

$$
\begin{gather*}
\text { iout }=K_{p}\left(V_{S D S A T}-v i n\right)^{2}-K_{n}\left(V_{D S S A T}+v i n\right)^{2} \\
\text { iout }=-4 K V_{D S S A T} v i n
\end{gather*}
$$

For the other cases vin <-V $\mathrm{V}_{\mathrm{DSAT}, \mathrm{N}}$, vin $>\mathrm{V}_{\mathrm{DSAT}, \mathrm{P}}$ the NMOS and PMOS are cutoff respectively. The other MOSFET directly drives the output, and the current depends on the VGS of the MOSFET but not the quiescent current. The slew rate can be defined as

$$
S R_{\text {rise }}=\frac{K_{P}\left(V_{S D S A T, P}-v i n\right)^{2}}{C_{L}}
$$

$$
S R_{\text {fall }}=-\frac{K_{N}\left(V_{D S A T, N}+v i n\right)^{2}}{C_{L}}
$$

Hence, for smaller variations of vin around $V_{\text {DSAT.N }} / V_{\text {DSAT, }}$ the class- $A B$ stage is highly linear and the biasing power requirement during quiescent condition is much smaller than class-A stage. When there is a large capacitive load or a small resistive load at the output, class-AB stages can provide an optimum match for power vs linearity. And also, for a given current the small signal gain is higher for class-AB because both the transistors provide gain.

In the above discussion we conveniently assumed that the small signal 'vin' is transmitted from NMOS to PMOS without any variation, but in practical design there could be a slight variation. In case of variations the equations would become

$$
\begin{gather*}
\text { iout }=K_{p}\left(V_{S D S A T}-v i n p\right)^{2}-K_{n}\left(V_{\text {DSSAT }}+\text { vinn }\right)^{2} \\
\text { iout }=-2 K V_{\text {DSSAT }}(v i n p+\operatorname{vinn})+K\left(\text { vinp }^{2}-v i n n^{2}\right) .
\end{gather*}
$$

This would result in a quadratic term in the current equation and there by introducing nonlinearity at the output. Hence, to achieve a highly linear output stage the DC level shifter/biasing circuit used for class- AB needs to

1. Transmit same small signal 'vin' to NMOS and PMOS which means act as a short circuit for small signal.
2. Bias the NMOS and PMOS with a fixed quiescent current.
3. It should not impose a limit on the current that can be driven to the load.

Several class-AB schemes have been reported in the literature [25, 26, 27, 28] with the focus on implementation of the DC level shifter to efficiently support the three
functions mentioned earlier. Among them Monticelli bias [27] scheme is the most popular approach and is shown in Figure 11.


Figure 11: Class-AB output stage with Monticelli bias

Monticelli bias scheme is based on quadratic trans-linearity principle, and the transistors M2P and M2N act as the DC level shifters. In quiescent condition the current through each transistor is $\mathrm{IB} / 2$. When the previous stage in the $\mathrm{Op}-\mathrm{amp}$ generates a small signal current iin, depending on the impedance at node vinn, the voltage vinn varies with iin. If iin increases, vinn decreases and the gate to source voltage of M2N increases, and the current flowing through M2N increases. Since, the small signal current circulates between M2N and M2P, the current through M2P decreases and the voltage at vinp decreases. Similarly when iin decreases vinn and vinp increase and the small signal transfer function between vinn and vinp is given by

$$
\frac{\text { vinp }}{\text { vinn }}=\frac{g m_{M 2 N} \text { Zout }}{1+g m_{M 2 P} \text { Zout }}
$$

Where $\mathrm{gm}_{\mathrm{M} 2 \mathrm{~N}}$ and $\mathrm{gm}_{\mathrm{M} 2 \mathrm{P}}$ are the trans-conductance of M2N and M2P and Zout is the small signal impedance at the node vinp.

As can be seen from the above equation and explained in [29], the transfer function heavily depends on the trans-conductance of M2N and M2P, and this can add to the nonlinearity in two aspects
a) Trans-conductance and impedance of the transistor is by itself non-linear and varies with the drain-to-source voltage.
b) As explained in equation 3.12 , if the transfer function between vinp and vinn is not unity, the quadratic terms in the output current equation can cause nonlinearity. And for the transfer function to be unity we need a good match between $\mathrm{gm}_{\mathrm{M} 2 \mathrm{~N}}$ and $\mathrm{gm}_{\mathrm{M} 2 \mathrm{P}}$ which is not always possible in real implementation.
c) In addition Monticelli scheme also suffers from hard discontinuities in the transfer function when iin is very large and pushes either M2N or M2P into linear region[29]

### 3.2.2 Proposed DC-level shifter for class-AB stage

Since the focus is to have same small signal at the gate of NMOS and PMOS of the class-AB stage, a capacitor which acts as a short circuit at high frequencies can be used. Consider the circuit in Figure 12, the VBIASN is generated using common mode feedback to drive the required amount of quiescent current. Rb and Cp are the bias
generator resistance and capacitance. The transfer function from vinp to vinn can be written as

$$
\frac{\text { viin }}{\text { viip }}=\frac{(C b * R b) * s}{(C b * R b+C p * R b) * s+1}
$$



Figure 12: Level-shifter circuit and small signal equivalent circuit

If $\mathrm{Cb} \gg \mathrm{Cp}$, at higher frequencies the transfer function becomes close to 1 , but at lower frequencies there is a zero at origin and there will be a mismatch between vinp and vinn as can be seen in Figure 13. To reduce the mismatch a large resistor Rb is required.

Consider the circuit in Figure 14, a resistor is added in parallel to the Capacitor Cb


Figure 13: Transfer function of capacitor-only level shifter


Figure 14: Level-shifter circuit with resistor and small signal equivalent circuit

Now the transfer function between vinp and vinn would be

$$
\frac{\text { viin }}{v i n p}=\frac{(C b * R b * R t) * s+R b}{(C b * R b * R t+C p * R b * R t) * s+R b+R t}
$$

The zero at origin has been moved to a higher frequency and depending on the values of [ $\mathrm{Cb} \gg \mathrm{Cp}$ and $\mathrm{Rb} \gg \mathrm{Rt}$ ] we can get a match between vinp and vinn even at lower frequencies as shown in Figure 15. It should be noted here that, at higher frequencies the transfer function reaches a value depending on the ratio of capacitors Cb and Cp and the


Figure 15: Transfer function of capacitor + resistor level shifter
slight variation from 1 can be adjusted in the Kp and Kn of PMOS and NMOS to get a good linearity. More importantly, since passive components are used to transmit the small signal to the gates of the output transistors the linearity improves significantly.

The resistor Rt is further useful to bias the output transistors as shown in Figure 16. The common mode feedback tracks the output common-mode and varies the current
through the MOSFET MB, which in turn varies the current flowing through Rt and that causes the required drop/increase in the biasing voltage of the NMOS.

### 3.2.3 Frequency compensation schemes

The most commonly used compensation scheme for amplifiers is Miller's compensation, which results in stability at the expense of bandwidth by lowering the dominant pole. Using Miller's compensation would require large power in both the stages


Figure 16: DC Level shifter for class-AB
of the amplifier, which we are trying to avoid. Hence for this design feed-forward compensation [30] was selected. The technique is explained briefly using Figure 17.


Figure 17: Feed-forward Gm compensation technique

The two gain stages with trans-conductance GM1 and GM2 are the two gain stages of the amplifier and GM3 is the feed forward stage which provides a fast path and adds a zero to the transfer function, which can be used to compensate for a pole. If $\mathrm{A} 1=$ $\mathrm{GM} 1 * \mathrm{R} 1, \mathrm{~A} 2=\mathrm{GM} 2 * \mathrm{R} 2, \mathrm{~A} 3=\mathrm{GM} 3 * \mathrm{R} 2, \mathrm{wp} 1=1 /(\mathrm{R} 1 * \mathrm{C} 1)$ and $\mathrm{wp} 2=1 /(\mathrm{R} 2 * \mathrm{C} 2)$, the transfer function can be written as

$$
\frac{A 1 * A 2}{\left(1+\frac{s}{w p 1}\right) *\left(1+\frac{s}{w p 2}\right)}+\frac{A 3}{1+\frac{s}{w p 2}}
$$

Which can be resolved to

$$
(A 1 * A 2+A 3) * \frac{\left(1+\frac{s}{w p 1 * \frac{A 1 A 2+A 3}{A 3}}\right)}{\left(1+\frac{s}{w p 1}\right) *\left(1+\frac{s}{w p 2}\right)}
$$

The frequency of zero thus generated is $w p 1 * \frac{A 1 A 2+A 3}{A 3}$, and it should be noted that the zero will always be greater than wp1. This condition on the zero generated results in

- To cancel/reduce the effect of one of the poles, the output pole has to be farther away from origin than the first stage pole. Which means wp1 < wz <= wp2.

But in our case since the sampling capacitors are huge and the gain requirement is high, we will most likely have the second pole as the dominating pole. Hence, the feedforward technique mentioned above cannot be directly used.

### 3.2.4 Modified feed-forward compensation

In order to compensate the effect of a pole, let us first try to understand what happens around and after the pole frequency. Consider the simple circuit in Figure 18


Figure 18: Small signal model of a simple amplifier

At DC all the small signal current flows through the resistor and the gain is -gm*R. As the pole approaches, the impedance of the capacitor starts decreasing and only a part of the current flows through the resistor [Net impedance decreases]. Hence, the gain of the
amplifier decreases. If there exists a path which supplies current in parallel to $\mathrm{gm} * \mathrm{vin}$ at high frequencies (around and after the pole frequency), then it can reduce or even cancel the effect of the pole.


Figure 19: Small signal model of a simple amplifier for pole cancellation


Figure 20: Ix implementation, the small signal model of amplifier is still considered

For the pole to be cancelled, vout $=-\mathrm{gm} * \mathrm{R} *$ vin at all frequencies and will only happen when

$$
I x=g m * R * v i n * s * C
$$

This can be achieved using the circuit in Figure 20, but the circuit results in a high frequency pole given by $\mathrm{gm} 1 /(\mathrm{Cc})$.

If Rc is very large then

$$
I x=\operatorname{vin} * s * C c
$$

and this can be used to reduce/cancel the effect of the pole.

### 3.2.5 Proposed amplifier architecture

Combining the DC level shifter circuit described in section 3.2.2 and the feedforward compensation in section 3.2.3, the architecture in Figure 21 was used to design the amplifier with high linearity and a high bandwidth.

The small signal model of the first stage differential half circuit including the feed forward compensation and assuming that Cb forms a short between node X and node Y [ Cb is large] is given in Figure 22

The poles and zeros of this system are

$$
\begin{gather*}
\text { Frequency of Zero }= \\
\frac{R 1 * R a * g m 1+R 1 * R d s 3 * g m 1+R 1 * R d s 3 * g m 3+R 1 * R a * R d s 3 * g m 1 * g m 3}{C a * R 1 * R a * R d s 3 * g m 1+C a * R 1 * R a * R d s 3 * g m 3} \\
\cong \frac{g m 1 * g m 3}{C a *(g m 1+g m 3)}
\end{gather*}
$$

Frequency of First Pole $=$
$\frac{R 1+R a+R d s 3+R a * R d s 3 * g m 3}{C 1 * R 1 * R a+C 1 * R 1 * R d s 3+C a * R 1 * R a+C a * R a * R d s 3+C 1 * R 1 * R a * R d s 3 * g m 3}$

$$
\cong \frac{1}{C 1 * R 1}
$$

$$
\text { Frequency of Second Pole }=\frac{g m 3}{C a}
$$



Figure 21: Two stage amplifier with DC level shifter and feed forward compensation


Figure 22: Small signal model of stage 1

Hence in-order to cancel the first stage pole and assuming gm3 > gm1 we get

$$
\begin{align*}
& \frac{g m 1}{C a}=\frac{1}{R 1 * C 1} \\
& \frac{C a}{C 1}=g m 1 * R 1 .
\end{align*}
$$

But, since the first stage pole is the non-dominant pole and we do not have to cancel it exactly to get the required phase margin, the ratio of Ca to C 1 can be less than the gain of the first stage. With the feed-forward compensation the two stage amplifier parameters can be defined as

$$
\begin{align*}
& \text { DCgain }=g m 1 * R 1 *(g m p 2+g m n 2) * \text { Rout } \\
& \text { Frequency of Dominant pole } P 1=\frac{1}{\text { Rout } * C l}
\end{align*}
$$

$$
\begin{gather*}
\text { Frequency of Pole } P 2=\frac{1}{R 1 * C 1} \\
\text { Frequency of Zero }=g m 1 / C a \\
\text { Frequency of Pole P3 }=g m 3 / C a
\end{gather*}
$$

In addition there will be a pole zero pair due to Cb and Rt .
Common-mode half circuit analysis for common mode feedback loop:
In this section we will look at the effect of the addition of Cb and Rt on the common mode feedback loop. Assuming the inputs are grounded, the small signal model is shown in Figure 23


Figure 23: Small signal model of part of common mode feedback loop

Since the value of $R x \ll R t$ and $C x \ll C b$, the voltage vx will be very small compared to vy and hence, the effect of it on the output common mode level through M2N is neglected. The poles and zeros of this system are

$$
\begin{gather*}
\text { Frequency of Zero }=\frac{R t+R x}{C b * R t * R x+C x * R t * R x} \cong \\
\frac{1}{C b * R x} \\
\text { Frequency of Output pole }=\frac{1}{C l * R o u t} \\
\text { Frequency of First stage pole } 1= \\
\frac{1}{C b * \frac{R t *(R x+R y)}{R t+R x+R y}} \cong \frac{1}{C b * R t} \\
\text { Frequency of First stage pole } 2=\frac{1}{R x *(C x+C y)}
\end{gather*}
$$

Since, the output pole and First stage pole 1 are low frequency poles they have to be compensated to get a proper phase margin. First stage pole 2 will generally be a high frequency pole since Rx is small. To compensate for the two dominant poles, the CMFB amplifier (Figure 24) was designed to have source degeneration to add a zero to the path to cancel one of the dominant poles. The additional pole generated due to degeneration was cancelled using the zero generated due to Cb and Rt .


Figure 24: CMFB amplifier

The poles and zeros of the amplifier were placed as given below

$$
\begin{align*}
& \text { Frequency of First stage pole } 1 \\
& \quad \cong \frac{1}{\text { Rccmfb } * 2 * C c c m f b} \\
& \text { Frequency of Zero } \cong \frac{g m x}{2 * C c c m f b}
\end{align*}
$$

The second pole of the CMFB is a high frequency pole because of the diode connected load. The complete circuit is shown in Figure 25


Figure 25: Two stage amplifier with class-AB output stage

### 3.2.6 Amplifier design procedure

The following steps provide an overview of the design procedure of the amplifier

1) Based on the load capacitance 'CL' and the slew time requirement determine the slew current. Since we are using a class- AB stage the quiescent current can be $1 / 4^{\text {th }}$ $-1 / 3^{\text {rd }}$ of the slew current.
2) Based on the settling time requirement and the feedback factor, calculate the UGB required for the amplifier. In ideal case, when the non-dominate pole is perfectly cancelled by the feed-forward zero, the UGB of the amplifier will be

$$
U G B=\frac{g m 31 * R 1 *(g m 41+g m 40)}{2 * p i * C L}
$$

But since we may not have to exactly cancel the first stage pole, use a higher UGB value than required.
3) Based on the DC gain value, assuming a required gain for stage 1 , and using the quiescent current and UGB calculate the required gm41/Iq and gm40/Iq and based on the gm/Id plots get the required (W/L), set the PMOS (W/L) slightly smaller to compensate for the mismatch in ' $v x$ ' and ' $v y$ '
4) For the first stage, the value of input transistor 'gm' has to be determined from noise specification, using approximate value of the gain and the parasitic capacitance of stage 2 estimate the location of first stage pole.
5) Using Matlab determine the position of the zero required to get a proper phase margin. Based on the position of zero and input transistor gm, determine the value of CC in the feed forward transistor
6) The location of the second pole "gm38/(2*CC)" generated by the feed forward path has to beyond the UGB, based on the condition determine gm38 and using a high overdrive and gm/Id determine the current in the feed forward branch to achieve 'gm38'.
7) To determine the value of Rt calculate the maximum drop 'VD' required in the DC bias voltages across PVT and based on the below equation determine the value of Rt.

$$
V D=R t *\left(\frac{10 \% \text { of First stage Itail }}{2}\right)
$$

8) Cb should be such that $1 /(\mathrm{Rt} * \mathrm{Cb})$ has to be smaller than the input signal frequency.
9) For the CMFB amplifier, based on Cb and Rt values and a nominal value of $\mathrm{gm} / \mathrm{Id}$ determine the value of Cccmfb and adjust it depending on the requirement.

Based on the above method the dimensions of the transistors, capacitors and current values are provided in Table 2

Table 2: Amplifier dimensions

| Transistor | $\mathbf{W} / \mathbf{L}$ | Overdrive (V) | Current (A) |
| :---: | :---: | :---: | :---: |
| T30 | $1.0944 \mathrm{~m} / 240 \mathrm{n}$ | 80 m | 700 u |
| T31, T32 | $91.2 \mathrm{u} / 240 \mathrm{n}$ | 200 m | 350 u |
| T34, T35 | $11.04 \mathrm{u} / 240 \mathrm{n}$ | 200 m | 350 u |
| T1, T41 | $49.2 \mathrm{u} / 240 \mathrm{n}$ | 200 m | 460 u |
| T0, T40 | $13.44 \mathrm{u} / 240 \mathrm{n}$ | 200 m | 460 u |
| T8, T7 | $165.12 \mathrm{u} / 240 \mathrm{n}$ | 200 m | 900 u |
| T38, T43 | $192 \mathrm{u} / 130 \mathrm{n}$ | 60 m | 900 u |
| T37, T42 | $312 \mathrm{u} / 240 \mathrm{n}$ | 80 m | 900 u |
| T4 | $624 \mathrm{u} / 240 \mathrm{n}$ | 80 m | 1.8 m |
| T40, T47 | $38.88 \mathrm{u} / 240 \mathrm{n}$ | 200 m | 201 u |
| T48, T49 | $52.8 \mathrm{u} / 240 \mathrm{n}$ | 80 m | 210 u |

Table 2: Continued

| Transistor | W/L | Overdrive (V) | Current (A) |
| :---: | :---: | :---: | :---: |
| $\mathrm{T} 2, \mathrm{~T} 3$ | $5.76 \mathrm{u} / 240 \mathrm{n}$ | 80 m | 210 u |
| T 50 | $105.6 \mathrm{u} / 240 \mathrm{n}$ | 80 m | 420 u |


| Amp | Tail Current |
| :---: | :---: |
| First Stage | 700 u |
| Second Stage, each branch | 460 u |
| Feed-forward | 1.8 m |
| CMFB | 420 u |


| Cb | 2 pF |
| :---: | :---: |
| Cc | 1 pF |
| Ccmfb | 1 pF |

## 4. SWITCH DESIGN

Consider the 1.5 bit MDAC shown in Figure 26, the switches $\mathrm{S} 1, \mathrm{~S} 1$ ' connect the input to the capacitors CH and CS during sampling and switches S3, S3' connect to the output during hold. Hence, the output of the MDAC heavily depends on how the switches transmit a signal from one node to the other, which in-turn means the switch linearity.


Figure 26: Structure of a 1.5 bit MDAC

The linearity requirement of the switch for the first MDAC in a pipeline ADC is determined by the overall resolution of the ADC. For a 12-bit ADC it is desirable that the linearity of the sampling switches is at least 13 bits, this would make noise of the circuits the dominant contributor for ENOB analysis.

A simple transistor can act as a switch with its gate voltage controlling the turning on and off of the switch. The resistance of a single MOSFET, assuming it's operating in linear region is given by

$$
\text { Ron }=\frac{1}{\mu n \operatorname{Cox}\left(\frac{W}{L}\right)\left(V_{G S}-V_{T H}\right)}
$$

As can be seen from the equation the on resistance is inversely proportional to the $\mathrm{V}_{\mathrm{GS}}$ and if source is connected to the input and a capacitor to the output, as shown in Figure 27, the on-resistance change with the level of the input and the linearity is drastically affected. In order to keep the resistance constant for all inputs, the $\mathrm{V}_{\mathrm{GS}}$ of the switch is


Figure 27: a. MOSFET switch b. MOSFET switch with boot-strapping
forced to be constant this is generally done by connecting a constant voltage source across the gate and source of the MOSFET as shown in the figure, this technique is called bootstrapping and one such implementation is provided in Figure 28 [31]. Using bootstrapping technique linearity of up to 15 bits has been reported. During $\phi_{2}$ phase the
capacitor Coffset is charged to VDD which will be the VGS voltage of the switch MNSW. $_{\text {M }}$. During $\phi_{1}$ as transistor MN1 closes, the voltage at B becomes VDD (some charge shared) $+\mathrm{V}_{\text {in }}$ and hence, the gate source voltage of MNSW remains constant at VDD. The dimensions of the transistors we calculated based on the below table 3


Figure 28: Boot-strapping switch [31]

Where $\mathrm{Cs}=$ Sampling Capacitance $(2.3 \mathrm{pF})$, Coffset $=2 \mathrm{pF}, \mathrm{Cp}=($ Coffset in series with $\mathrm{C}_{\mathrm{G}}$ ), $\mathrm{C}_{\mathrm{G}}=$ Net parasitic capacitance at Node $\mathrm{G}, \mathrm{C}_{\mathrm{g} 2}$ is the total parasitic capacitance at the gate of MP2 and Ts is the sampling time

Table 3: Switch design parameters

| Transistor | Load Capacit ance | Time | Initial voltage VG, VS, VD | $\begin{gathered} \text { Final } \\ \text { voltages } \\ \text { VG, VS, VD } \end{gathered}$ | Slewing | Dimensi on is based on |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MNSW | Cs | Ts/5 | 0,0.6,0.6 | $\begin{gathered} (2.1,0.9,0.9) / \\ (1.5,0.3,0.3) \end{gathered}$ | No | Linear Ron |
| Comments: $\mathrm{Time}=(\mathrm{Ts} / 2.5) / 2$, there will be another switch in series with the capacitor |  |  |  |  |  |  |
| MN1/MN8 | $\mathrm{C}_{\mathrm{p}}$ | $\begin{aligned} & 0.1^{*} \\ & \mathrm{Ts} / 5 \end{aligned}$ | 0,0.6,0 | $\begin{gathered} (2.1,0.9,0.9) / \\ (1.5,0.3,0.3) \end{gathered}$ | No | Linear <br> Ron |
| The settling accuracy can be $1 \%$ |  |  |  |  |  |  |
| MP2 | $\mathrm{C}_{\mathrm{p}}$ | $\begin{aligned} & \hline 0.1^{*} \\ & \mathrm{Ts} / 5 \\ & \hline \end{aligned}$ | 1.2,1.2,0 | $\begin{gathered} (0.9,2.1,2.1) / \\ (0.3,1.5,1.5) \\ \hline \end{gathered}$ | Yes | Slewing Current |
| The drain has to slew from 0 to $0.9+\mid$ Vthp $\mid$ |  |  |  |  |  |  |
| MN3 | Coffset | Ts/2.5 | $\begin{gathered} (0,0,0.3) /(0, \\ 0,0.9) \\ \hline \end{gathered}$ | 1.2,0,0 | No | Linear Ron |
| The settling accuracy can be $1 \%$ |  |  |  |  |  |  |
| MP4 | Coffset | Ts/2.5 | $\begin{aligned} & (1.5,1.2,1.5) \\ & /(2.1,1.2,2.1 \end{aligned}$ | 0,1.2,1.2 | No | Linear <br> Ron |
| The settling accuracy can be $1 \%$ |  |  |  |  |  |  |
| $\begin{gathered} \hline \text { MN5/MNT } \\ 5 \end{gathered}$ | $\mathrm{C}_{\mathrm{G}}$ | $\begin{aligned} & \hline 0.1^{*} \\ & \mathrm{Ts} / 5 \\ & \hline \end{aligned}$ | $\begin{gathered} (0,0,2.1) / \\ (0,0,1.5) \end{gathered}$ | 1.2,0,0 | Yes | Slewing Current |
| The drain has to slew from 2.1 to 1.2-Vthn |  |  |  |  |  |  |
| $\begin{gathered} \text { MN6/MNS } \\ 6 \end{gathered}$ | $\mathrm{C}_{\mathrm{g} 2}$ | $\begin{aligned} & \hline 0.1^{*} \\ & \mathrm{Ts} / 5 \end{aligned}$ | (0,0,1.2) | $\begin{gathered} \hline(1.2 / 2.1,0.9,0 \\ .9) /(1.2 / 1.5,0 . \\ 3,0.3) \\ \hline \end{gathered}$ | Yes | Slewing <br> Current |
| The drain has to slew from 1.2 to 1.2-Vthn |  |  |  |  |  |  |
| MP7 | Cg2 | Ts/2.5 | $\begin{aligned} & \hline(1.2,1.2,0.3) \\ & /(1.2,1.2,0.9 \end{aligned}$ | 0,1.2,1.2 | No | Linear Ron |

Using the above table the dimensions of the transistors were calculated as (Table 4)

Table 4: Switch dimensions

| Transistor | $\mathbf{W} / \mathbf{L}$ |
| :---: | :---: |
| MNSW | $10.24 \mathrm{u} / 130 \mathrm{n}$ |
| MN1/MN8 | $3.2 / 240 \mathrm{n}$ |
| MP2 | $6.72 \mathrm{u} / 240 \mathrm{n}$ |

Table 4: Continued

| Transistor | W/L |
| :---: | :---: |
| MN3 | $15.36 \mathrm{u} / 240 \mathrm{n}$ |
| MP4 | $7.2 \mathrm{u} / 240 \mathrm{n}$ |
| MN5/MNT5 | $4.8 \mathrm{u} / 240 \mathrm{n}$ |
| MN6/MN6S | $2.4 \mathrm{u} / 240 \mathrm{n}$ |
| MP7 | $4.8 \mathrm{u} / 240 \mathrm{n}$ |

## 5. SIMULATION AND RESULTS

This section presents the simulation details and schematic level simulation results of the amplifier and the switch. The amplifier was characterized for its open loop and closed loop properties and the switch was characterized for its settling time and linearity.

### 5.1 Amplifier simulation and results

The below table summarizes the results achieved by the amplifier explained in
Figure 28.

Table 5: Amplifier results

|  | This work [TT] |
| :---: | :---: |
| Technology | IBM 0.13um |
| VDD | 1.2 |
| ADC Resolution | 12 bit |
| Sampling Frequency | 100 MHz |
| Vpp | 1.2 |
| Load | 3.5 pF |
| Amplifier type | Two stage |
| DC_gain | 47dB |
| GBW | 1040 MHz |
| Current | 3.88 mA |
| Settling time | [11-bit] 3.881ns |
| IM3 | 75 dB $-6 \mathrm{dBFS} @(4.30 \mathrm{MHz}$ and 5.08 MHz$)$ 68.46 dB $-3.5 \mathrm{dBFS} @(4.30 \mathrm{MHz}$ and 5.08 MHz$)$ |
| Noise | 62 uV up to 50 MHz |
| FOM1[ $\left.\mathrm{MHz}^{*} \mathrm{pF} / \mathrm{mA}\right]$ | 938 |
| FOM2[(V/us)*(pF)/mA] | 881 |
| FOM3[(V/us)/mA] [Slewrate/Current] | 251 |
| FOM3[ns/mA] | 1.01 |

Figure 29 shows the test-bench used to perform open loop simulations, the capacitor on the output node is the net capacitance $(3.5 \mathrm{pF})$ that node would see in a closed loop scenario.



Figure 29: a. Open loop test-bench b. AC gain and phase

The AC analysis results in UGB of $1040 \mathrm{MHz}, \mathrm{DC}$ gain of 47 dB and a phase margin of 46.7 degrees as can be seen in Figure 29. The locations of poles and zeros are given in the Table 6.

Table 6: Poles and zeros of the amplifier

|  | Pole/Zero | Value | Description |
| :---: | :---: | :---: | :---: |
| 1 | Pole 1 | 12.1 MHz | Output pole |
| 2 | Pole - Zero Pair | $18.3 \mathrm{MHz}-19.16 \mathrm{MHz}$ | Due to Cb, Rt |
| 3 | Pole 2 | 165 MHz | First Stage Pole |
| 4 | Zero 1 | 378 MHz | From feed-forward path |
| 5 | Pole 3 | 1.94 GHz | From feed-forward path |

As can be seen from Figure 29 and Table 6, the feed forward zero compensates for the first stage pole but since the cancellation is not exact, the output pole which determines the UGB had to be pushed forward. Also the addition of $\mathrm{Cb}, \mathrm{Rt}$ and the feed-forward circuit introduces a pole zero pair.

Similarly for the common mode feedback loop, the gain is around 38 dB , bandwidth 402 MHz with a phase margin of 47.4 degrees. The location of poles and zeros is given in Table 7.


Figure 30: CMFB loop gain

Table 7: Poles and zeros of the CMFB loop

|  | Pole/Zero | Value | Description |
| :---: | :---: | :---: | :---: |
| 1 | Pole 1 | 11.6 MHz | Output pole |
| 2 | Pole 2 | 23 MHz | Due to Cb, Rt |
| 3 | Zero 1 | 126 MHz | Zero from Cb and Rx |
| 4 | Zero 2 | 130 MHz | CMFB Amp zero |
| 5 | Pole 3 | 384 MHz | CMFB Amp pole 1 |
| 6 | Pole 4 | 531 MHz | CMFB Amp Pole 2 |

The biasing circuit used in the first stage load introduces a pole zero pair, this can be eliminated by connecting a capacitor ( $\sim=$ Cgs T34) parallel to the resistors but this will decrease the location of the first pole. From the table it can be seen that Pole 2 and Pole 3 are compensated by Zero 1 and Zero 2 and the non-dominant pole is after the UGB.

Figure 31 shows the test-bench used to perform close loop simulations to estimate the settling behavior and linearity of the amplifier. Since the amplifier will be used in a discrete circuit, the test bench uses switches with resistance of 80 Ohms and nonoverlapping clocks for sample and hold phases with a rise and fall time of about 125 ps . During the sampling phase, the input is sampled on to the input capacitors and the amplifier is connected in unit gain feedback, the load and the feedback capacitors are connected to common mode. During the hold phase, the feedback capacitor is connected across the amplifier and the load is connected at the output and one end of the input capacitor is connected to common mode, this is similar to the operation of the MDAC.

$\mathrm{VCM}=0.6 \mathrm{~V}$
VIN $+=300 \mathrm{~m}^{*} \sin \left(2^{*}\right.$ pi* $^{*} 39.453125 \mathrm{MHz}{ }^{*}$ t) V
VIN+ = -300m*sin(2*pi*39.453125MHz*t)V

Figure 31: Closed loop test bench


Figure 32: Settling time

The settling time was measured to the accuracy of 11 bits, which is $\frac{1.187}{2^{11}}=580 \mathrm{uV}$ and that is $0.097 \%$ settling error. The 11 bit settling time is 3.815 ns which should be sufficient for non-overlapping clocks at 100 MHz .

To measure the linearity of the amplifier, single tone tests at full scale amplitude, frequency of 39.45 MHz and 93.36 MHz and a sampling frequency of 100 MHz and two tone tests at -6 dBFS and -3.5 dBFS (each) and frequencies 4.3 MHz and 5.08 MHz were performed. For each of the tests, 256 samples were considered for DFT and each sample was taken after 4.5 ns in the hold phase. As can be seen in the Figures 33, 34 the HD3 of the single tone is about 72.66 dB and since the IM3 non-linearity is not clearly visible at an amplitude of -6dBFS, the amplitude was increased to -3.5 dBFS (each tone) and it can be seen in Figure 36, that the IM3 is 68.73 dB .


Figure 33: HD3 at 39.45 MHz


Figure 34: HD3 at 93.36 MHz


Figure 35: IM3 at -6dBFS (each tone)

The amplitudes of the tone were varied and the IM3 was plotted vs amplitude and can be seen in Figure 37. Differential full scale is 1.2 V and the peak amplitude of each
tone is $4 * x$. [The amplitude is higher than full scale so that the effect of IM3 can be properly seen]


Figure 36: IM3 at -3.5dBFS (each tone)


Figure 37: IM3 vs amplitude

The linearity of the amplifier was also characterized using continuous time test bench shown in Figure 38, the resistors at the input were large and provided DC biasing.


Figure 38: Continuous time test bench

From the plots the IIP3 value is 38.3 dBm and the $-1-\mathrm{dB}$ compression is also at 11.36631 dBm which is greater than the required value of $0 \mathrm{dBm}(1.2 \mathrm{~V}$ peak-peak). As discussed in chapter 2, the linearity of the amplifier significantly depends on the linearity of the output stage. The linearity of the class- AB output stage depends on the overdrive of the transistors and the AC signal supplied to them. Since we are using feed-forward compensation and not Miller's compensation, the current and the trans-conductance
requirement in the output stage is low and this enables us to have a large overdrive for the output transistors. Also the DC-level shifter explained in section 3.2.2 provides a proper AC signal at the gates of NMOS and PMOS of the output stage using passive components which are more linear than the active level shifter used in the Monticelli scheme. For the current design the value of the signal can be seen in Figure 41.


Figure 39: Closed-loop IIP3


Figure 40: 1-dB compression

From Figure 41 it can be seen that the AC signal at the gates of output stage does not exactly match at low frequencies but at high frequencies it matches perfectly. Ideally the frequency where it starts to match should be less than the input signal frequency. Even though the value of the resistor "Rt" was selected based on this condition, the plots are not as expected. This can be explained based on Figure 42.


Figure 41: AC signals at the gates of the output stage

As calculated in section 3.2.2 the transfer function from vinp to vinn is given by

$$
\begin{gather*}
\frac{\text { viin }}{v i n p}= \\
\frac{(C b * R b * R t) * s+R b}{(C b * R b * R t+C p * R b * R t) * s+R b+R t}
\end{gather*}
$$



Figure 42: DC level shifter

Based on the transfer function, the pole is given by $-\frac{1}{(C b+C p) *(R b| | R t)}$ and the zero by $-\frac{1}{C b * R t}$. If the value of Rb is not much greater than Rt , the location of the pole is pushed farther away from the zero, which is what is the case in this design. Since the current in the feedforward amplifier is very high, the net resistance at its output is small, which resulted in a pole farther away than expected. This can be eliminated by using cascaded load in the feed-forward stage as shown in Figure 43. Since the linearity requirement of the MDAC was satisfied, this circuit was not modified.


Figure 43: Modified amplifier

The noise simulation results are provided in Figure 44 and Table 8.


Figure 44: Squared input noise

Table 8: Device noise

| Device | Param | Noise Contribution | \% Of Total |
| :---: | :---: | :---: | :---: |
| /I50/T34 | $f \mathrm{n}$ | 0.00540816 | 25.96 |
| /I50/T33 | $f \mathrm{n}$ | 0.00540816 | 25.96 |
| /I50/T42 | $f \mathrm{n}$ | 0.00362858 | 11.69 |
| /I50/T37 | $f \mathrm{n}$ | 0.00362858 | 11.69 |
| /I50/T42 | id | 0.00253313 | 5.70 |
| /I50/T37 | id | 0.00253313 | 5.70 |
| /I50/T7 | id | 0.00159932 | 2.27 |
| /I50/T6 | id | 0.00159932 | 2.27 |
| /I50/T31 | id | 0.00124907 | 1.38 |
| /I50/T32 | id | 0.00124907 | 1.38 |
| Integrated Noise Summary (in V) Sorted By Noise Contributors <br> Total Summarized Noise $=0.0106143$ <br> Total Input Referred Noise $=6.26803 e-05$ |  |  |  |
|  |  |  |  |
|  |  |  |  |

As can be seen, the major contributors of noise are the load transistors of stage 1 . This is because the trans-conductance (overdrive) of these devices depends on the output stage NMOS. For good swing the overdrive of output stage NMOS cannot be increased, and so, the trans-conductance of the load devices tends to be large. PMOS input transistors were used to decrease the flicker noise and as per the noise introduced by the feed-forward stage. Since the input transistors are cascaded, they contribute almost no noise and the key contributors are the load PMOS and the source degenerating NMOS. The transconductance of these devices were reduced to decrease the noise. The measured noise is integrated up to the bandwidth of the amplifier because all the noise beyond sampling frequency will be folded back. The net noise of the amplifier is $14.6 \mathrm{nV}^{2}$ which is less than the required specification of the MDAC.

Also, it was mentioned in section 2.1.1 that most of the noise budget was dedicated for the Op-amp as it directly affects the power consumption. This is because, to have a lower noise the trans-conductance of input transistors has to be large and based on equation 3.28, to have a zero closer to the pole the capacitance of Ca has to be increased and this in turn would require a higher trans-conductance in the feed forward input amplifier to push the non-dominant pole beyond UGB. Hence, maximum noise budget was allotted to the amplifier to decrease the input trans conductance and power.

The amplifier was characterized for five corners and Table 9 shows the simulation results

Table 9: Corner simulations

| Corner | TT | FF | SS | FS | SF | Change |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UGB(MHz) | 1040 | 1190 | 910 | 990 | 1067 | $27 \%$ |
| Settling time(ns) <br> (11-bit) | 3.881 | 2.929 | 4.803 | 3.417 | 3.125 | $48 \%$ |
| Slewrate (V/us) | 977 | 1080 | 807 | 960 | 970 | $28 \%$ |
| HD3 <br> $1.2 \mathrm{Vpp}(39.453 \mathrm{Mhz})$ <br> Sampling - 100Mhz | 77.84 | 71.45 | 69.31 | $74.39(1.3 \mathrm{Vpp})$ | 74.39 | $11 \%$ |
| Noise(uV) | 62 | 56 | 61 | 71 | 55 | $26 \%$ |
| Current (mA) | 3.83 | 4.03 | 3.64 | 3.77 | 3.84 | $10.2 \%$ |

As can be seen, the Slow-Slow corner has the highest settling time which can be attributed to the decrease in slew rate and the gain bandwidth. The settling time and linearity requirement are satisfied at all corners.

### 5.2 Switch simulation and results

The linearity and settling time of the switch designed in section 3 was measured using the test-bench in Figure 45 . C11 and C46 are the sampling capacitors (2.3pF) and they are connected to the common mode level through a simple MOSFET switch, similar to the sampling phase of the MDAC. The $\phi 1$ n clock of boot-strap is controlled by S 1 and


Figure 45: Switch test bench
the S2 is early clocked to prevent charge injection from the switch onto the sampling capacitor. To measure the linearity, the voltage across the two capacitors was taken and subtracted to get the net differential voltage sampled and 256 samples were taken after the output settled after S1 fell and 256 point DFT was performed.


Figure 46: Switch spectrum

Figure 46 shows the spectrum of the switch, and the linearity is above 13 bits as required by the MDAC specification. Another parameter to be observed is the magnitude of the fundamental, it has slightly dropped from the ideal value and this can also be seen in the tracking and settling behavior in Figure 47 and Figure 48 respectively. In Figure 47, immediately after S1 goes to zero the voltage across the capacitor drops slightly, this is due to charge sharing across parasitic capacitors. A similar phenomenon occurs when a pulse is applied at the input. Since this drop in the charge across the capacitors is not impacting the frequency response, it has to be varying linearly with the input magnitude.

This was verified by varying the input step size and checking the final settled value and the response can be seen in Figure 49: it varies linearly with the input step magnitude. This can be easily corrected either by digital post processing or calibration.


Figure 47: Switch transient behavior


Figure 48: Switch pulse input


Figure 49: Drop in the voltage across capacitor vs input magnitude (single ended)

### 5.3 Summary of results and comparisons

In this section the amplifier specifications are compared in-detail with the amplifier used in [32] for the design of a 1.5 bit MDAC for a 14 bit ADC working at a sampling rate of 100 MHz , and the advantages and disadvantages of the proposed architecture are highlighted. The amplifier is further compared with other architectures mentioned in literature.

The amplifier used in [32] is a single stage telescopic amplifier with gain boosting. Table 10 provides the specification comparison

Table 10: Comparison 1

|  | This work [TT] | [32] |
| :---: | :---: | :---: |
| Technology | IBM 0.13um | TSMC 0.13um |
| VDD | 1.2 | 2 |
| ADC Resolution | 12 bit | 14 bit |
| Sampling Frequency | 100 MHz | 100 Mhz |
| Vpp | 1.2 | 2 |
| Load | 3.5 pF | 3 pF |
| Amplifier type | Two stage | Single stage |
| DC_gain | 47 dB | 80 dB |
| GBW | 1040 MHz | 1100 MHz |
| Current | 3.88 mA | 8.4 m |
| Settling time | $[11-\mathrm{bit}] 3.881$ | Required [> $13-\mathrm{bit}$ in $<$ |
|  |  | $5 \mathrm{~ns}]$ |
| IM3 | 75 dB | 68 dB |
|  | $-6 \mathrm{dBFS} @(4.3 \mathrm{MHz}$ and | $-6.48 \mathrm{dBFS} @(4.75 \mathrm{MHz}$ |
|  | $5.08 \mathrm{MHz})$ | and 5.25MHz) |
| 68.46 dB |  |  |
|  | $-3.5 \mathrm{dBFS} @(4.3 \mathrm{MHz}$ and |  |
| 5.08 MHz$)$ |  |  |
| FOM1[MHz*pF/mA] | 62 uV up to 50 MHz | 18 uV up to 50 MHz |
| FOM2[(V/us)*(pF)/mA] | 938 | 392 |
| FOM3[(V/us)/mA] | 281 | 654 |
| FOM3[ns/mA] | 251 | 218 |

Since gain boosting with telescopic architecture was used, the DC gain of the amplifier in [32] is very high, but as VDD decreases using telescopic architecture is generally not optimal and when calibration techniques are used for the ADC a very high gain is not a necessary requirement. The current consumption in [32] is much higher because higher the load capacitance higher is the current required to maintain slew rate. Whereas, a classAB output stage slew current is independent of the quiescent biasing current and as can be seen in Figure 50, the slew current increases up to 6 times the quiescent current.

Also, the UGB specification is [32] is defined by $\frac{g m}{C L}$ which is again dependent on the load and would require higher trans-conductance and thereby higher current consumption. Whereas, in the proposed architecture if the pole-zero cancellation is exact, the UGB can be given as $A 1 * \frac{g m}{C L}$, where A1 is the stage 1 gain. And hence the gm requirement of the second stage is reduced. From the table it can be seen the linearity of the current architecture is better and this can be attributed to the higher overdrive voltages of the output stage transistors (lower gm) and the capacitive short circuit path at high frequencies for the class-AB output NMOS and PMOS transistors.


Figure 50: Slew current for class-AB output stage

As discussed in the previous sections, noise specification of the amplifier in the current architecture has a significant impact on the power consumption. To lower the noise the trans-conductance of the input pair has to be increased, which in-turn will increase the
capacitor required to compensate the pole. And this will result in an increase in the feed forward path current. Since the ADC is 12 bit, the current design satisfies the noise requirement.

The amplifiers are compared using the following Figure of Merits

$$
\begin{gather*}
\text { FOM } 1=\frac{\text { GBW }(\text { in } M H z) * \operatorname{Cload}(\text { in } p F)}{\operatorname{Itotal~}(\text { in } m A)} \\
\text { FOM } 2=\frac{\text { Slew_rate }(\text { in } V / u s) * C l o a d(\text { in } p F)}{\operatorname{Itotal~}(\text { in } m A)} \\
\text { FOM } 3=\frac{\text { Slew_rate }\left(\text { in } \frac{V}{u s}\right)}{\text { Itotal }(\text { in } m A)} \\
\text { FOM } 4=\frac{\text { Settling_time }(\text { in } n s)}{\text { Itotal }(\text { in } m A)}
\end{gather*}
$$

As can be seen from the table the current architecture provides a better figure of merit in terms of FOM1, FOM2 and FOM3. The amplifier is further compared (Table 11) with the sample and hold amplifier used in [33], 10-bit 160 MHz pipeline ADC. The amplifier architecture used is Recycling Folded Cascode with gain boosting. Since the feedback factors of the MDAC and the sample and hold amplifier are different only FOM1 can be used for comparison and the current architecture has a better FOM1.

Finally the amplifier is compared with amplifiers form the literature and Table 12 shows the comparison. The amplifier in [34] uses a telescopic cascade architecture with gain boosting and has similar disadvantages to the one in [32] as discussed above. The amplifier in [35] uses a two stage architecture with a telescopic cascade stage 1 and a

Table 11: Comparison 2

|  | This work [TT] | [33] [Sample and <br> hold] |
| :---: | :---: | :---: |
| Technology | IBM 0.13um | SMIC 0.18um |
| VDD | 1.2 | 1.2 |
| ADC Resolution | 12 bit | 10 bit |
| Sampling Frequency | 100 MHz | 160 MHz |
| Vpp | 1.2 | 1 |
| Load | 3.5 pF | 1.4 pF |
| Amplifier type | Two stage | Single stage |
| DC_gain | 47 dB | 90 dB |
| GBW | 1040 MHz | 935 MHz |
| Current | 3.88 mA | 2.6 m |
| HD3 | $1.2 \mathrm{Vpp} \mathrm{@} \mathrm{39.45MHz}$ <br>  $100 \mathrm{Mhz} \mathrm{sampling} \mathrm{rate)}=$ | $1 \mathrm{Vpp} @ 90 \mathrm{MHz}$ <br> $(200 \mathrm{MHz}$ sampling <br> rate $)=57.32 \mathrm{~dB}$ |
| 735 dB |  |  |
| Noise | 62 uV upto 50 MHz | 503 |
| FOM1[MHz*pF/mA] | 938 |  |

class A stage with cascade compensation. The cascade compensation can provide a better bandwidth than a simple Miller compensation but it still lowers the dominant pole and stability is attained sacrificing the bandwidth. The amplifier in [36] uses two stage architecture with feed forward compensation thereby overcoming the shortcoming of Miller's compensation but uses a Class A output stage, which even though provides a good linearity results in a large DC current. The amplifier in [37] is a simple two stage miller compensated amplifier and as can be seen from the table even though it is very fast and has a moderate linearity the current consumption is extremely high owing to large load capacitance. Finally the amplifier in [38] uses class-AB (class A biased

Table 12: Comparison 3

|  | This | [34] | [35] | [36] | [18] | [39] |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Technolog | 0.13um | 0.35um | 0.25um | 40 nm | 90-nm | 90-nm |
| VDD | 1.2 | 3.3 | 2.5 | 1.1 |  |  |
| Current | 3.88 m | 4.8 m | 1 m | 12 m | 160m | 34 m |
| Vp-p | 1.2 |  |  | 1.4 |  |  |
| Load [pF] | 3.5 | 1.4 | 0.4 | 2 | 6 | 3 |
| DC Gain | 47 | 85.4 | 88.4 | 44 | 28 | 74 |
| $\begin{aligned} & \text { GBW } \\ & {[\mathrm{MHz}]} \end{aligned}$ | 1040 | 570 | 320 | 3000 | 2860 | 1000 |
| Phase Margin | 47 | 85.6 | 62.6 | 69.4 |  |  |
| Settling <br> (ns) | $\begin{gathered} \text { [11-bit] } \\ 3.881 \end{gathered}$ | $\begin{gathered} {[0.012 \%]} \\ 8.6 \end{gathered}$ | $\begin{gathered} {[0.1 \%]} \\ 11.3 \end{gathered}$ |  | $\begin{gathered} \text { [13-bit] } \\ 1 \end{gathered}$ |  |
| HD3 | $\begin{gathered} 1.2 \mathrm{Vpp} \\ @ \\ 39.45 \mathrm{MH} \\ \mathrm{z} \\ (100 \mathrm{Mhz} \\ \text { sampling } \\ \text { rate })= \\ 73.45 \mathrm{~dB} \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 1.4 \mathrm{Vpp} @ \\ 25 \mathrm{MHz} \\ (200 \mathrm{Mhz} \\ \text { sampling } \\ \text { rate })= \\ 64 \mathrm{~dB} \end{gathered}$ | $\begin{gathered} \text { @ } 100 \mathrm{Mh} \\ \mathrm{z}(200 \\ \text { Mhz } \\ \text { sampling } \\ \text { rate }) \\ 57 \mathrm{~dB} \end{gathered}$ | $\begin{gathered} 1.5 \mathrm{Vpp}(1 \\ 60 \mathrm{Mhz} \\ \text { sampling } \\ \text { rate)- } \\ 75 \mathrm{~dB} \end{gathered}$ |
| FOM1[M <br> Hz*pF/m | 938 | 166.25 | 200.16 | 500 | 107.25 | 88 |
| $\begin{aligned} & \hline \text { FOM2[(V/ } \\ & \text { us) }{ }^{(\mathrm{pF}) /} \end{aligned}$ | 881 | 242.6 | 128 |  |  |  |

invertor) output stage using a switched capacitor level shifter and Miller's compensation.
Over-all if the FOM are compared the current architecture because of class-AB output stage and the modified feed forward compensation provides a power efficient architecture for high linearity and moderate gain amplifiers generally required by calibrated pipelined ADC.

## 6. CONCLUSION

In this thesis, a class-AB amplifier using a novel DC-level shifter and a feed-forward compensation architecture has been proposed for the design of a 1.5 bit MDAC of a 12bit pipeline ADC. The need for a moderate gain, high speed and high linearity requirements for an ADC was discussed and the design specifications were calculated from the performance requirements of the MDAC in a top-down fashion. An improved DC-level shifting scheme for class-AB amplifiers has been proposed and compared with existing schemes in terms of linearity improvement. A feed-forward compensation technique that can be used in parallel with the level shifter has been proposed and the amplifier design based on the new architecture showed a good linearity at low power consumption. A boot-strap switch design procedure was also explained and the linearity and settling time of the switch were tested. The implementation has been carried out in IBM 130nm.

## REFERENCES

[1] B. Murmann, "ADC Performance Survey 1997-2015," [Online]. Available: http://web.stanford.edu/~murmann/adcsurvey.html.
[2] E. Siragusa and I. Galton, "A digitally enhanced 1.8V 15b 40MS/s CMOS pipelinedADC," in IEEE International Solid-State Circuits Conference, Digest of Technical Papers, February 2004, vol. 1, pp. 452-453.
[3] H. Liu, Z. Lee, and J. Wu, "A 15b 20MS/s CMOS pipelined ADC with digital background calibration," in IEEE International Solid-State Circuits Conference, Digest of Technical Papers, February 2004, vol. 1, pp. 454-455.
[4] K. Nair and R. Harjani, "A 96dB SFDR 50MS/s digitally enhanced CMOS pipeline A/D converter," in IEEE International Solid-State Circuits Conference, Digest of Technical Papers, February 2004, vol. 1, pp. 456-457.
[5] H. Lee, M. Miyahara and A. Matsuzawa, "A 12-bit interpolated pipeline ADC using body voltage controlled amplifier," New Circuits and Systems Conference (NEWCAS), 2013 IEEE 11th International, Paris, 2013, pp. 1-4.
[6] H. C. Choi , Y. J. Kim , G. C. Ahn and S. H. Lee, "A 1.2-V 12-b 120-MS/s SHAfree dual-channel Nyquist ADC based on midcode calibration", IEEE Trans. Circuits Syst. I, vol. 56, no. 5, pp. 894-901, 2009
[7] T. Leichti, A. Tajalli, O. Can, Z. Toprak, and Y. Leblebici. A 1.8V 12-bit 230MS/s Pipeline ADC in $0.18 \mu \mathrm{~m}$ CMOS Technology. IEEE Asia-Pacific Conference on Circuits and Systems 2008, Macao, China.
[8] B. Razavi and B. Wooley, "Design techniques for high-speed, high-resolution comparators," IEEE Journal of Solid-State Circuits, vol. 27, no. 12, pp. 19161926,December 1992.
[9] H. Adel, M.-M. Louerat, and M. Sabut, "Design considerations for low gain amplifier in the MDAC of digitally calibrated pipelined ADCs," in Proc. IFIP/IEEE Int. Conf. Very Large Scale Integr. (VLSI-SOC 2013), 2013.
[10] A. Verma and B. Razavi, "A 10-Bit 500-MS/s 55-mW CMOS ADC," IEEE J. Solid-State Circuits, vol. 44, no. 11, pp. 3039-3050, Nov. 2009
[11] D. Johns and K. Martin, Analog Integrated Circuit Design, John Wiley and Sons, Inc., 1997.
[12] K.C. Dyer, D. Fu, S.H. Lewis, P.J. Hurst, "An Analog Background Calibration Technique for Time-Interleaved Analog-to-Digital Converters", IEEE J. SolidState Circuits, vol. 33, no. 12, pp. 1912-1919, Dec. 1998
[13] S.R. Sonkusale, J. Van der Spiegel, K. Nagaraj, "Background Digital Error Correction Technique for Pipelined Analog-Digital Converters", IEEE Int. Sym. on Cir. and Systems, pp. 408-411, 2001
[14] A.J. Gines, E.J. Peralias, A. Rueda, "Digital Background Calibration Technique for Pipeline ADCs with Multi-Bit Stages", IEEE Int. Symp. Circuits Syst., pp. 317322, Sept. 2003
[15] Y. Chiu, C.W. Tsang, B. Nikolic, P.R. Gray, "Least Mean Square Adaptive Digital Background Calibration of Pipelined Analog-to-Digital Converters", IEEE Trans. on Circuits Syst. I, vol. 51, no. 1, pp. 38-46, Jan. 2004
[16] J.P. Keane, P.J. Hurst, S.H. Lewis, "Background Interstage Gain Calibration Technique for Pipelined ADCs", IEEE Trans. on Circuits Syst. I, vol. 52, no. 1, pp. 32-43, Jan. 2005
[17] H. Van de Vel, B.A.J. Buter, H. van der Ploeg, M. Vertregt, G.J.G.M. Geelen, E.J.F. Paulus, "A 1.2-V 250-mW 14-b 100-MS/s Digitally Calibrated Pipeline ADC in 90-nm CMOS", IEEE J. Solid-State Circuits, vol. 44, no. 4, pp. 10471056, April 2009
[18] B. D. Sahoo and B. Razavi, "A 12-bit 200-MHz CMOS ADC," IEEE J. Solid-State Circuits, vol. 44, no. 9, pp. 2366-2380, Sep. 2009.
[19] M. Dessouky and A. Kaiser, "Very low-voltage digital-audio $\Delta \Sigma$ modulator with $88-\mathrm{dB}$ dynamic range using local switch boot-strapping," IEEE Journal of SolidState Circuits, vol. 36, no. 3, pp. 349-355, March 2001.
[20] A. Abo and P. Gray, "A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter," IEEE Journal of Solid-State Circuits, vol. 34, no. 5, pp. 599-606, May 1999.
[21] M.Y. Azizi, A. Saeedfar, H.Z. Hoseini, and O. Shoaei, "Thermal noise analysis of multi-bit SC gain-stages for low-voltage high-resolution pipeline ADC design," In Signals, Circuits and Systems, 2003. SCS 2003. International Symposium on, volume 2, pages $581-584$ vol.2, 2003.
[22] C. Y. Lu et al., "A 25 MHz bandwidth 5th-order continuous-time low-pass sigmadelta modulator with 67.7 dB SNDR using time-domain quantization and feedback," IEEE J. Solid-State Circuits, vol. 45, no. 9, pp. 1795-1808, Sep. 2010.
[23] V. Dhanasekaran et al., "A 20MHz BW 68dB DR CT $\Delta \sum$ ADC based on a multibit time-domain quantizer and feedback element," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2009, pp. 174-175.
[24] L. J. Breems, R. Rutten, R. van Veldhoven, G. van der Weide, and H. Termeer, "A 56 mW CT quadrature cascaded $\sum \Delta$ modulator with 77 dB DR in a near zero-IF 20 MHz band," in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2007, pp. 238-239.
[25] V. Peluso, P. Vancorenland, M. Steyaert, and W. Sansen, "900mW differential class-AB OTA for switched Op-amp applications," Electron. Lett., vol. 33, no. 17, pp. 1445-1456, Aug. 1997.
[26] F. You, S. H. K. Embabi, and E. Sanchez-Sinencio, "Low-voltage class-AB buffers with quiescent current control," IEEE J. Solid-State Circuits, vol. 33, no. 6, pp. 915-920, Jun. 1998.
[27] D. M. Monticelli, "A quad CMOS single-supply op amp with rail-to-rail output swing," IEEE J. Solid-state Circuits, vol. SC-21, no. 6, pp. 1026-1034, Dec. 1986.
[28] K. de Langen and J. H. Huijsing, "Compact low-voltage power-efficient operational amplifier cells for VLSI," IEEE J. Solid-State Circuits, vol. 33, no. 10, pp. 1482-1496, Oct. 1998
[29] Krishnan, Lakshminarasimhan (2011). High Performance Class-AB Output Stage Operational Amplifiers for Continuous-time Sigma-delta ADC. Master's thesis, Texas A\&M University. Available electronically from http://hdl.handle.net/1969.1/ETD-TAMU-2011-08-9896
[30] B. K. Thandri and J. Silva-Martinez, "A robust feedforward compensation scheme for multistage operational transconductance amplifiers with no Miller Capacitors," IEEE J. Solid-State Circuits, vol. 38, no. 2, pp. 237-243, Feb. 2003.
[31] M. Dessouky, M. -M. Louerat, A. Kaiser, "Switch Sizing for Very Low-Voltage Switched-Capacitor Circuits", IEEE, 2001, pp. 1549-1552;
[32] Larsson, Andreas 1978- (2012). Nyquist-Rate Switched-Capacitor Analog-toDigital Converters. Doctoral dissertation, Texas A\&M University. Available electronically from http : / /hdl .handle .net /1969 . 1 /148307.
[33] Assaad, R. S. (2009). Design Techniques for High Speed Low Voltage and Low Power Non-Calibrated Pipeline Analog to Digital Converters (Doctoral dissertation, Texas A\&M University).
[34] J. A. Diaz-Madrid, H. Neubauer, H. Hauer, G. Domenech-Asensi and R. RuizMerino, "Power reduction of a 12-bit 40-MS/s pipeline ADC exploiting partial amplifier sharing," Design, Automation \& Test in Europe Conference \& Exhibition, 2009. DATE '09., Nice, 2009, pp. 369-373.
[35] S. Q. Liang, Y. S. Yin, H. H. Deng, Y. K. Song and M. L. Gao, "A low power consumption, high speed Op-amp for a 10-bit 100MSPS parallel pipeline ADC," Circuits and Systems, 2008. APCCAS 2008. IEEE Asia Pacific Conference on, Macao, 2008, pp. 818-821.
[36] H. Adel, M. Sabut and M. M. Louerat, "1.1-V 200 MS/s 12-bit digitally calibrated pipeline ADC in 40 nm CMOS," Circuits and Systems (ISCAS), 2015 IEEE International Symposium on, Lisbon, 2015, pp. 2281-2284.
[37] K.C. Dyer, D. Fu, S.H. Lewis, P.J. Hurst, "An Analog Background Calibration Technique for Time-Interleaved Analog-to-Digital Converters", IEEE J. SolidState Circuits, vol. 33, no. 12, pp. 1912-1919, Dec. 1998
[38] S.R. Sonkusale, J. Van der Spiegel, K. Nagaraj, "Background Digital Error Correction Technique for Pipelined Analog-Digital Converters", IEEE Int. Sym. on Cir. and Systems, pp. 408-411, 2001
[39] Huber D J, Chandler R J. A 10 b $160 \mathrm{MS} / \mathrm{s} 84 \mathrm{~mW} 1 \mathrm{~V}$ subranging ADC in 90 nm CMOS. ISSCC Dig Tech Papers, 2007:455

